## SAM D21EL / SAM D21GL ### Introduction The SAM D21L is a series of low-power microcontrollers using the 32-bit ARM® Cortex®-M0+ processor, and ranging from 32- to 48-pins with up to 64KB Flash and 8KB of SRAM. The SAM D21L devices operate at a maximum frequency of 48MHz and reach 2.46 CoreMark®/MHz. They are designed for simple and intuitive migration with identical peripheral modules, hex compatible code, identical linear address map and pin compatible migration paths between all devices in the product series. All devices include intelligent and flexible peripherals, Event System for inter-peripheral signaling, and support for capacitive touch button, slider and wheel user interfaces. #### **Features** - Processor - ARM Cortex-M0+ CPU running at up to 48MHz - Single-cycle hardware multiplier - Micro Trace Buffer (MTB) - Memories - 32/64KB in-system self-programmable Flash - 4/8KB SRAM Memory - System - Power-on reset (POR) and brown-out detection (BOD) - Internal and external clock options with 48MHz Digital Frequency Locked Loop (DFLL48M) and 48MHz to 96MHz Fractional Digital Phase Locked Loop (FDPLL96M) - External Interrupt Controller (EIC) - 16 external interrupts - One non-maskable interrupt - Two-pin Serial Wire Debug (SWD) programming, test and debugging interface - Low Power - Idle and standby sleep modes - SleepWalking peripherals - Peripherals - 12-channel Direct Memory Access Controller (DMAC) - 12-channel Event System - Up to five 16-bit Timer/Counters (TC), configurable as either: - One 16-bit TC with two compare/capture channels - One 8-bit TC with two compare/capture channels - One 32-bit TC with two compare/capture channels, by using two TCs - Three 24-bit Timer/Counters for Control (TCC), with extended functions: - Up to four compare channels with optional complementary output - · Generation of synchronized pulse width modulation (PWM) pattern across port pins - Deterministic fault protection, fast decay and configurable dead-time between complementary output - Dithering that increase resolution with up to 5 bit and reduce quantization error - 32-bit Real Time Counter (RTC) with clock/calendar function - Watchdog Timer (WDT) - CRC-32 generator - Up to six Serial Communication Interfaces (SERCOM), each configurable to operate as either: - USART with full-duplex and single-wire half-duplex configuration - I<sup>2</sup>C up to 3.4MHz - SPI - LIN slave - One 12-bit, 350ksps Analog-to-Digital Converter (ADC) with up to 18 channels - · Differential and single-ended input - 1/2x to 16x programmable gain stage - Automatic offset and gain error compensation - Oversampling and decimation in hardware to support 13-, 14-, 15- or 16-bit resolution - 10-bit, 350ksps Digital-to-Analog Converter (DAC) - Four Analog Comparators (AC) with window compare function - I/O - Up to 38 programmable I/O pins - Packages - 48-pin TQFP, QFN - 32-pin QFN - Operating Voltage - 1.62V 3.63V # **Table of Contents** | Intr | roduction | 1 | | | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|--| | Fea | atures | 1 | | | | | 1. | Description1 | | | | | | 2. | Configuration Summary | 12 | | | | | 3. | Ordering Information | 13<br>13 | | | | | 4. | Block Diagram | 15 | | | | | 5. | Pinout | 17 | | | | | 6. | Signal Descriptions List | 19 | | | | | 7. | I/O Multiplexing and Considerations. 7.1. Multiplexed Signals. 7.2. Other Functions. | 21 | | | | | 8. | Power Supply and Start-Up Considerations. 8.1. Power Domain Overview | 25<br>25 | | | | | 9. | Product Mapping | 29 | | | | | 10. | . Memories | 30 | | | | | 11. | Processor And Architecture | | | | | | | <ul> <li>11.1. Cortex M0+ Processor.</li> <li>11.2. Nested Vector Interrupt Controller.</li> <li>11.3. Micro Trace Buffer.</li> <li>11.4. High-Speed Bus System.</li> <li>11.5. AHB-APB Bridge.</li> </ul> | 35<br>37<br>38 | | | | | | 11.6. PAC - Peripheral Access Controller | | | | | | 12. F | <sup>2</sup> erip | pherals Configuration Summary | 52 | |-------|-------------------|-------------------------------------|-----| | 13. E | osu | - Device Service Unit | 54 | | 1 | 3.1. | Overview | 54 | | 1 | 3.2. | Features | 54 | | 1 | 3.3. | Block Diagram | 54 | | | | Signal Description | | | 1 | 3.5. | Product Dependencies | 55 | | | | Debug Operation | | | 1 | 3.7. | Chip Erase | 57 | | 1 | 3.8. | Programming | 58 | | 1 | 3.9. | Intellectual Property Protection | 58 | | 1 | 3.10 | . Device Identification | 60 | | 1 | 3.11. | Functional Description | 61 | | 1 | 3.12 | . Register Summary | 66 | | 1 | 3.13 | . Register Description | 68 | | 11 ( | امما | k System | 0.4 | | | | k System | | | | | Clock Distribution | | | | | Synchronous and Asynchronous Clocks | | | | | Register Synchronization | | | | | Enabling a Peripheral | | | | | Disabling a Peripheral | | | | | On-demand, Clock Requests | | | | | Power Consumption vs. Speed | | | ' | 4.0. | CIOCKS AILEI RESEL | 91 | | | | K - Generic Clock Controller | | | 1 | 5.1. | Overview | 92 | | 1 | 5.2. | Features | 92 | | 1 | 5.3. | Block Diagram | 92 | | 1 | 5.4. | Signal Description | 93 | | 1 | 5.5. | Product Dependencies | 93 | | 1 | 5.6. | Functional Description | 94 | | | | Register Summary | | | 1 | 5.8. | Register Description | 100 | | 16. F | <sup>2</sup> М – | - Power Manager | 111 | | 1 | 6.1. | Overview | 111 | | 1 | 6.2. | Features | 111 | | 1 | 6.3. | Block Diagram | 112 | | | | Signal Description | | | | | Product Dependencies | | | | | Functional Description | | | | | Register Summary | | | | | Register Description | | | 17. S | SYS! | CTRL – System Controller | 134 | | | 17.1. | Overview | 134 | |-----|---------------|-------------------------------------|-----| | | 17.2. | Features | 134 | | | 17.3. | Block Diagram | 136 | | | 17.4. | Signal Description | 136 | | | 17.5. | Product Dependencies | 136 | | | 17.6. | Functional Description | 138 | | | 17.7. | Register Summary | 153 | | | 17.8. | Register Description | 154 | | 18. | WDT | – Watchdog Timer | 184 | | | 18.1. | Overview | 184 | | | 18.2. | Features | 184 | | | 18.3. | Block Diagram | 185 | | | 18.4. | Signal Description | 185 | | | 18.5. | Product Dependencies | 185 | | | 18.6. | Functional Description | 186 | | | 18.7. | Register Summary | 191 | | | 18.8. | Register Description | 191 | | 19. | RTC | – Real-Time Counter | 197 | | | 19.1. | Overview | 197 | | | | Features | | | | | Block Diagram | | | | | Signal Description | | | | | Product Dependencies. | | | | | Functional Description. | | | | | Register Summary | | | | | Register Description | | | 20. | DMA | C – Direct Memory Access Controller | 230 | | | 20.1. | Overview | 230 | | | | Features | | | | | Block Diagram | | | | | Signal Description | | | | | Product Dependencies | | | | | Functional Description. | | | | | Register Summary | | | | | Register Description | | | | | Register Summary - SRAM | | | | | Register Description - SRAM | | | 21. | EIC - | - External Interrupt Controller | 283 | | | | Overview | | | | | Features | | | | | Block Diagram | | | | | Signal Description | | | | | Product Dependencies | | | | | Functional Description. | | | | | Register Summary | | | | <u>~ 1.7.</u> | rogioti cuminary | 209 | | | 21.8. | Register Description | 290 | |-----|-------|-------------------------------------------------------------|----------| | 22. | NVM | CTRL – Non-Volatile Memory Controller | 298 | | | 22.1. | Overview | 298 | | | 22.2. | Features | 298 | | | 22.3. | Block Diagram | 298 | | | 22.4. | Signal Description | 299 | | | 22.5. | Product Dependencies | 299 | | | 22.6. | Functional Description | 300 | | | 22.7. | Register Summary | 307 | | | 22.8. | Register Description | 307 | | 23. | POR | T - I/O Pin Controller | 317 | | | 23.1. | Overview | 317 | | | 23.2. | Features | 317 | | | 23.3. | Block Diagram | 318 | | | 23.4. | Signal Description | 318 | | | 23.5. | Product Dependencies | 318 | | | 23.6. | Functional Description | 320 | | | 23.7. | Register Summary | 326 | | | 23.8. | Register Description | 328 | | 24. | EVS | YS – Event System | 341 | | | 24.1. | Overview | 341 | | | 24.2. | Features | 341 | | | 24.3. | Block Diagram | 341 | | | | Signal Description | | | | 24.5. | Product Dependencies | 342 | | | 24.6. | Functional Description | 343 | | | 24.7. | Register Summary | 348 | | | 24.8. | Register Description | 348 | | 25. | SER | COM – Serial Communication Interface | 360 | | | 25.1. | Overview | 360 | | | | Features | | | | | Block Diagram | | | | | Signal Description | | | | | Product Dependencies | | | | | Functional Description | | | 26. | SER | COM USART – SERCOM Universal Synchronous and Asynchronous F | Receiver | | | | Transmitter | | | | 26.1. | Overview | 369 | | | | USART Features | | | | | Block Diagram | | | | | Signal Description | | | | | Product Dependencies | | | | | Functional Description | | | | | I | | | 20.1 | 7. Register Summary | 384 | |------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------| | 26.8 | 8. Register Description | 384 | | 27. SE | RCOM SPI – SERCOM Serial Peripheral Interface | 401 | | 27.1 | 1. Overview | 401 | | | 2. Features | | | | 3. Block Diagram | | | | 4. Signal Description | | | 27.5 | 5. Product Dependencies | 402 | | 27.6 | 6. Functional Description | 404 | | 27.7 | 7. Register Summary | 413 | | 27.8 | 8. Register Description | 414 | | 28. SE | RCOM I <sup>2</sup> C – SERCOM Inter-Integrated Circuit | 427 | | 28.1 | 1. Overview | 427 | | 28.2 | 2. Features | 427 | | 28.3 | 3. Block Diagram | 428 | | 28.4 | 4. Signal Description | 428 | | 28.5 | 5. Product Dependencies | 428 | | 28.6 | 6. Functional Description | 430 | | 28.7 | 7. Register Summary - I2C Slave | 449 | | 28.8 | 8. Register Description - I <sup>2</sup> C Slave | 449 | | 28.9 | 9. Register Summary - I2C Master | 463 | | 28.1 | 10. Register Description - I <sup>2</sup> C Master | 464 | | 29. TC | : – Timer/Counter | 479 | | | | | | 29.1 | 1. Overview | 479 | | | 1. Overview | | | 29.2 | | 479 | | 29.2<br>29.3 | 2. Features | 479 | | 29.2<br>29.3<br>29.4 | Features Block Diagram | 479<br>480<br>480 | | 29.2<br>29.3<br>29.4<br>29.5 | Features Block Diagram Signal Description | 479<br>480<br>481 | | 29.2<br>29.3<br>29.4<br>29.5<br>29.5<br>29.7 | 2. Features | | | 29.2<br>29.3<br>29.4<br>29.5<br>29.5<br>29.7 | 2. Features | | | 29.2<br>29.3<br>29.4<br>29.5<br>29.7<br>29.8 | 2. Features | | | 29.2<br>29.3<br>29.4<br>29.6<br>29.7<br>29.8 | 2. Features | | | 29.2<br>29.3<br>29.4<br>29.5<br>29.7<br>29.8<br>30. TC | 2. Features | | | 29.2<br>29.3<br>29.4<br>29.6<br>29.7<br>29.8<br>30. TC<br>30.2 | 2. Features | | | 29.2<br>29.3<br>29.5<br>29.5<br>29.7<br>29.8<br>30. TC<br>30.2<br>30.3<br>30.3 | 2. Features | | | 29.2<br>29.3<br>29.4<br>29.5<br>29.8<br>30. TC<br>30.2<br>30.2<br>30.2<br>30.4 | 2. Features | 479 480 481 481 482 494 496 511 511 512 | | 29.2<br>29.3<br>29.4<br>29.6<br>29.7<br>29.8<br>30. TC<br>30.2<br>30.3<br>30.4<br>30.6 | 2. Features | 479 480 480 481 481 482 494 496 511 511 512 512 | | 29.2<br>29.3<br>29.4<br>29.6<br>29.7<br>29.8<br>30. TC<br>30.2<br>30.3<br>30.4<br>30.6 | 2. Features | 479 480 480 481 481 482 494 496 511 511 512 512 | | 29.2<br>29.3<br>29.4<br>29.6<br>29.7<br>29.8<br>30. TC<br>30.3<br>30.2<br>30.3<br>30.6<br>30.6 | 2. Features | | | 29.2<br>29.3<br>29.4<br>29.5<br>29.8<br>30. TC<br>30.2<br>30.3<br>30.4<br>30.6<br>30.7<br>30.8 | 2. Features | 479 480 480 481 481 482 494 511 511 512 512 514 545 | | 29.2<br>29.3<br>29.4<br>29.8<br>29.8<br>30. TC<br>30.2<br>30.3<br>30.4<br>30.6<br>30.8<br>31. AD | 2. Features | | | 29.2<br>29.3<br>29.4<br>29.5<br>29.8<br>30. TC<br>30.2<br>30.3<br>30.4<br>30.5<br>30.6<br>30.7<br>30.8<br>31. AD | 2. Features | 479 480 480 481 481 482 494 496 511 511 512 512 512 514 545 | | | 31.4. | Signal Description | 583 | |-----|------------------------|----------------------------------------------------|-----| | | 31.5. | Product Dependencies | 584 | | | 31.6. | Functional Description | 585 | | | 31.7. | Register Summary | 594 | | | 31.8. | Register Description | 595 | | 32. | AC - | Analog Comparators | 612 | | | 32.1. | Overview | 612 | | | 32.2. | Features | 612 | | | 32.3. | Block Diagram | 613 | | | 32.4. | Signal Description | 614 | | | 32.5. | Product Dependencies | 614 | | | 32.6. | Functional Description | 616 | | | 32.7. | Register Summary | 626 | | | 32.8. | Register Description | 626 | | 33. | DAC | - Digital-to-Analog Converter | 638 | | | 33.1. | Overview | 638 | | | 33.2. | Features | 638 | | | 33.3. | Block Diagram | 638 | | | 33.4. | Signal Description | 638 | | | 33.5. | Product Dependencies | 638 | | | 33.6. | Functional Description | 640 | | | 33.7. | Register Summary | 644 | | | 33.8. | Register Description | 644 | | 34. | Elect | rical Characteristics | 651 | | | 34.1. | Disclaimer | 651 | | | 34.2. | Absolute Maximum Ratings | 651 | | | 34.3. | General Operating Ratings | 651 | | | 34.4. | Supply Characteristics | 652 | | | 34.5. | Maximum Clock Frequencies | 653 | | | 34.6. | Power Consumption | 654 | | | 34.7. | Peripheral Power Consumption | 658 | | | 34.8. | I/O Pin Characteristics | 660 | | | 34.9. | Injection Current | 662 | | | 34.10 | Analog Characteristics | 662 | | | 34.11. | NVM Characteristics | 674 | | | 34.12 | Oscillators Characteristics | 675 | | | 34.13 | Timing Characteristics | 680 | | 35. | Pack | aging Information | 686 | | | 35.1. | | | | | | Thermal Considerations | 686 | | | JJ.Z. | Thermal Considerations Package Drawings | | | | | | 687 | | 36. | 35.3. | Package Drawings | | | 36. | 35.3.<br>Sche | Package Drawings Soldering Profileematic Checklist | | | 36. | 35.3.<br>Sche<br>36.1. | Package Drawings Soldering Profile | | | | 36.3. | External Analog Reference Connections | 693 | |-----|--------|----------------------------------------------|-----| | | 36.4. | External Reset Circuit | 695 | | | 36.5. | Clocks and Crystal Oscillators | 696 | | | 36.6. | Unused or Unconnected Pins | 696 | | | 36.7. | Programming and Debug Ports | 697 | | 37. | Errat | a | 701 | | | 37.1. | Die Revision E | 701 | | | 37.2. | Die Revision F | 705 | | 38. | Conv | ventions | 709 | | | 38.1. | Numerical Notation | 709 | | | | Memory Size and Type | | | | | Frequency and Time | | | | 38.4. | Registers and Bits | 710 | | 39. | Acro | nyms and Abbreviations | 711 | | 40. | Data | sheet Revision History | 714 | | | | Rev.A – 01/2017 | | | | | Rev. O – 12/2016 | | | | 40.3. | Rev.N – 04/2016 | 716 | | | 40.4. | Rev.M – 01/2016 | 716 | | | 40.5. | Rev.L – 12/2015 | 716 | | | 40.6. | Rev.K – 11/2015 | 716 | | | 40.7. | Rev.J – 10/2015 | 717 | | | 40.8. | Rev. I – 09/2015 | 717 | | | 40.9. | Rev. H – 08/2015 | 717 | | | 40.10. | Rev. G – 03/2015 | 718 | | | 40.11. | Rev. F – 03/2015 | 718 | | | 40.12. | Rev. E – 02/2015 | 718 | | | 40.13. | Rev. D – 01/2015 | 719 | | | 40.14. | Rev. C – 12/2014 | 719 | | | 40.15. | Rev. B – 10/2014 | 719 | | | 40.16. | Rev. A – 07/2014 | 719 | | 41. | Appe | endix A. Electrical Characteristics at 125°C | 720 | | | 41.1. | Disclaimer | 720 | | | 41.2. | Absolute Maximum Ratings | 720 | | | 41.3. | General Operating Ratings | 720 | | | 41.4. | Maximum Clock Frequencies | 721 | | | 41.5. | Power Consumption | 722 | | | 41.6. | Analog Characteristics | 725 | | | 41.7. | NVM Characteristics | 732 | | | 41.8. | Oscillators Characteristics. | 733 | | | 41.9. | Timing Characteristics | 738 | | 42. | Appe | endix B. Electrical Characteristics at 105°C | 739 | | | 42.1. | Disclaimer | 739 | | 42.2. | Absolute Maximum Ratings | 739 | | | |-----------|----------------------------------------------|-----|--|--| | 42.3. | General Operating Ratings | 739 | | | | 42.4. | Maximum Clock Frequencies | 740 | | | | | Power Consumption | | | | | | Analog Characteristics | | | | | | NVM Characteristics | | | | | | Oscillators Characteristics | | | | | 42.9. | Timing Characteristics | 758 | | | | The Mic | rochip Web Site | 759 | | | | Custome | er Change Notification Service | 759 | | | | Custome | er Support | 759 | | | | Product | Identification System | 759 | | | | Microchi | p Devices Code Protection Feature | 760 | | | | Legal No | otice | 760 | | | | Tradema | arks | 761 | | | | Quality I | Quality Management System Certified by DNV76 | | | | | Worldwi | de Sales and Service | 762 | | | # 1. Description The SAM D21L is a series of low-power microcontrollers using the 32-bit ARM® Cortex®-M0+ processor, and offered in 32- and 48-pin packages with up to 64KB Flash and 8KB of SRAM. The SAM D21L operate at a maximum frequency of 48MHz and reach 2.46 CoreMark/MHz. They are designed for simple and intuitive migration with identical peripheral modules, hex compatible code, identical linear address map and pin compatible migration paths between all devices in the product series. All devices include intelligent and flexible peripherals, Event System for inter-peripheral signaling, and support for capacitive touch button, slider and wheel user interfaces. The SAM D21L microcontrollers provide the following features: In-system programmable Flash, twelve-channel direct memory access (DMA) controller, 12 channel Event System, programmable interrupt controller, up to 52 programmable I/O pins, 32-bit real-time clock and calendar, up to five 16-bit Timer/Counters (TC) and three 24-bit Timer/Counters for Control (TCC), where each TC can be configured to perform frequency and waveform generation, accurate program execution timing or input capture with time and frequency measurement of digital signals. The TCs can operate in 8- or 16-bit mode, selected TCs can be cascaded to form a 32-bit TC, and three timer/counters have extended functions optimized for motor, lighting and other control applications. The series provide up to six Serial Communication Modules (SERCOM) that each can be configured to act as an USART, UART, SPI, I<sup>2</sup>C up to 3.4MHz, SMBus, PMBus, and LIN slave; up to eighteen-channel 350ksps 12-bit ADC with programmable gain and optional oversampling and decimation supporting up to 16-bit resolution, one 10-bit 350ksps DAC, four analog comparators with window mode; programmable Watchdog Timer, brown-out detector and power-on reset and two-pin Serial Wire Debug (SWD) program and debug interface. All devices have accurate and low-power external and internal oscillators. All oscillators can be used as a source for the system clock. Different clock domains can be independently configured to run at different frequencies, enabling power saving by running each peripheral at its optimal clock frequency, and thus maintaining a high CPU frequency while reducing power consumption. The SAM D21L microcontrollers have two software-selectable sleep modes, idle and standby. In idle mode the CPU is stopped while all other functions can be kept running. In standby all clocks and functions are stopped expect those selected to continue running. The device supports SleepWalking. This feature allows the peripheral to wake up from sleep based on predefined conditions, and thus allows the CPU to wake up only when needed, e.g. when a threshold is crossed or a result is ready. The Event System supports synchronous and asynchronous events, allowing peripherals to receive, react to and send events even in standby mode. The Flash program memory can be reprogrammed in-system through the SWD interface. The same interface can be used for non-intrusive on-chip debug of application code. A boot loader running in the device can use any communication interface to download and upgrade the application program in the Flash memory. The SAM D21L microcontrollers are supported with a full suite of program and system development tools, including C compilers, macro assemblers, program debugger/simulators, programmers and evaluation kits. # 2. Configuration Summary | 2. Johngaration Janimary | | | |---------------------------------------------------|-------------------------------|----------------------------| | | SAM D21G16L | SAM D21ExL | | Pins | 48 | 32 | | General Purpose I/O-pins (GPIOs) | 38 | 26 | | Flash | 64KB | 64/32KB | | SRAM | 8KB | 8/4KB | | Timer Counter (TC) instances | 5 | 3 | | Waveform output channels per TC instance | 2 | 2 | | Timer Counter for Control (TCC) instances | 3 | 3 | | Waveform output channels per TCC | 8/4/2 | 6/4/2 | | DMA channels | 12 | 12 | | Serial Communication Interface (SERCOM) instances | 6 | 4 | | Analog-to-Digital Converter (ADC) channels | 18 | 14 | | Analog Comparators (AC) | 4 | 4 | | Digital-to-Analog Converter (DAC) channels | 1 | 1 | | Real-Time Counter (RTC) | Yes | Yes | | RTC alarms | 1 | 1 | | RTC compare values | One 32-bit value or | One 32-bit value or | | | two 16-bit values | two 16-bit values | | External Interrupt lines | 16 | 16 | | Maximum CPU frequency | 481 | ЛНz | | Packages | QFN | QFN | | | | TQFP | | Oscillators | 0.4-32MHz crystal | l oscillator (XOSC) | | | 32.768kHz internal | oscillator (OSC32K) | | | 32KHz ultra-low-power inter | nal oscillator (OSCULP32K) | | | 8MHz high-accuracy into | ernal oscillator (OSC8M) | | | 48MHz Digital Frequency | Locked Loop (DFLL48M) | | | 96MHz Fractional Digital Phas | sed Locked Loop (FDPLL96M) | | Event System channels | 12 | 12 | | SW Debug Interface | Yes | Yes | | Watchdog Timer (WDT) | Yes | Yes | | | | | # 3. Ordering Information #### 3.1 SAM D21ExL L = Pinout optimized for analog and PWM | Ordering Code | FLASH (bytes) | SRAM (bytes) | Temperature Range | Package | Carrier Type | |------------------|---------------|--------------|-------------------|---------|--------------| | ATSAMD21E15L-MNT | 32K | 4K | 105°C | QFN32 | Tape & Reel | | ATSAMD21E15L-MFT | 32K | 4K | 125°C | QFN32 | Tape & Reel | | ATSAMD21E15L-AFT | 32K | 4K | 125°C | TQFP32 | Tape & Reel | | ATSAMD21E16L-MNT | 64K | 8K | 105°C | QFN32 | Tape & Reel | | ATSAMD21E16L-MFT | 64K | 8K | 125°C | QFN32 | Tape & Reel | | ATSAMD21E16L-AFT | 64K | 8K | 125°C | TQFP32 | Tape & Reel | #### 3.2 SAM D21GxL | Ordering Code | FLASH (bytes) | SRAM (bytes) | Temperature Range | Package | Carrier Type | |------------------|---------------|--------------|-------------------|---------|--------------| | ATSAMD21G16L-MUT | 64K | 8K | 85°C | QFN48 | Tape & Reel | | ATSAMD21G16L-MNT | 64K | 8K | 105°C | QFN48 | Tape & Reel | #### 3.3 Device Identification The DSU - Device Service Unit peripheral provides the Device Selection bits in the Device Identification register (DID.DEVSEL) in order to identify the device by software. The SAM D21L variants have a reset value of DID=0x1001drxx, with the LSB identifying the die number ('d'), the die revision ('r') and the device selection ('xx'). Table 3-1. SAM D21L Device Identification Values | Device Variant | DID.DEVSEL | Device ID (DID) | |----------------|-------------|-----------------------------| | Reserved | 0x00 - 0x61 | | | SAMD21E16L | 0x62 | 0x1001143E (Die revision E) | | | | 0x1001153E (Die revision F) | | SAMD21E15L | 0x63 | 0x1001143F (Die revision E) | | | | 0x1001153F (Die revision F) | | Reserved | 0x64 - 0x86 | | | SAMD21G16L | 0x87 | 0x10011457 (Die revision E) | | | | 0x10011557 (Die revision F) | | Reserved | 0x88 - 0xFF | | **Note:** The device variant (last letter of the ordering number) is independent of the die revision (DSU.DID.REVISION): The device variant denotes functional differences, whereas the die revision marks evolution of the die. The device variant denotes functional differences, whereas the die revision marks evolution of the die. # 4. Block Diagram - Some products have different number of SERCOM instances, Timer/Counter instances and ADC signals. Refer to the Configuration Summary. - 2. The three TCC instances have different configurations, including the number of Waveform Output (WO) lines. Refer to the TCC Configurations for details. #### **Related Links** **Configuration Summary** | | 32-DIL / | ARIVI-Daseu | MICIOCOIII | roners | |--------------------|----------|-------------|------------|--------| | TCC Configurations | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### 5. Pinout #### 5.1 SAM D21GxL #### 5.1.1 QFN48 #### 5.2 SAM D21ExL #### 5.2.1 QFN32 / TQFP32 # 6. Signal Descriptions List The following table gives details on signal names classified by peripheral. | | g = 1 = 3 = 1 = 1 = 1 = 1 = 1 = 1 = 1 = 1 | | | | | | | | |--------------------------------|----------------------------------------------------------------|-----------------|--------------|--|--|--|--|--| | Signal Name | Function | Туре | Active Level | | | | | | | Analog Comp | arators - AC/AC1 | | | | | | | | | AIN[3:0] | AC Analog Inputs | Analog | | | | | | | | CMP[:0] | AC Comparator Outputs | Digital | | | | | | | | Analog Digital Converter - ADC | | | | | | | | | | AIN[17:0] | ADC Analog Inputs | Analog | | | | | | | | VREFA | ADC Voltage External Reference A | Analog | | | | | | | | VREFB | ADC Voltage External Reference B | Analog | | | | | | | | Digital Analog | Converter - DAC | | | | | | | | | VOUT | DAC Voltage output | Analog | | | | | | | | VREFA | DAC Voltage External Reference | Analog | | | | | | | | External Inter | rupt Controller - EIC | | | | | | | | | EXTINT[15:0] | External Interrupts | Input | | | | | | | | NMI | External Non-Maskable Interrupt | Input | | | | | | | | Generic Clock | Generator - GCLK | | | | | | | | | GCLK_IO[7:0] | Generic Clock (source clock or generic clock generator output) | I/O | | | | | | | | Power Manag | er - PM | ' | | | | | | | | RESETN | Reset | Input | Low | | | | | | | Serial Commu | unication Interface - SERCOMx | | | | | | | | | PAD[3:0] | SERCOM I/O Pads | I/O | | | | | | | | System Contr | ol - SYSCTRL | ' | | | | | | | | XIN | Crystal Input | Analog/ Digital | | | | | | | | XOUT | Crystal Output | Analog | | | | | | | | Timer Counte | r - TCx | | | | | | | | | WO[1:0] | Waveform Outputs | Output | | | | | | | | Timer Counte | r - TCCx | | | | | | | | | WO[1:0] | Waveform Outputs | Output | | | | | | | | General Purp | ose I/O - PORT | | | | | | | | | PA25 - PA02 | Parallel I/O Controller I/O Port A | I/O | | | | | | | | PA28 - PA27 | Parallel I/O Controller I/O Port A | I/O | | | | | | | | | | | | | | | | | | Signal Name | Function | Туре | Active Level | |-------------|------------------------------------|------|--------------| | PA31 - PA30 | Parallel I/O Controller I/O Port A | I/O | | | PB05 - PB00 | Parallel I/O Controller I/O Port B | I/O | | | PB11 - PB08 | Parallel I/O Controller I/O Port B | I/O | | # 7. I/O Multiplexing and Considerations ### 7.1 Multiplexed Signals Each pin is by default controlled by the PORT as a general purpose I/O and alternatively it can be assigned to one of the peripheral functions A, B, C, D, E, F, G or H. To enable a peripheral function on a pin, the Peripheral Multiplexer Enable bit in the Pin Configuration register corresponding to that pin (PINCFGn.PMUXEN, n = 0-31) in the PORT must be written to one. The selection of peripheral function A to H is done by writing to the Peripheral Multiplexing Odd and Even bits in the Peripheral Multiplexing register (PMUXn.PMUXE/O) in the PORT. This table describes the peripheral signals multiplexed to the PORT I/O pins. Table 7-1. PORT Function Multiplexing | Р | 'in | I/O Pin | Supply | A | | B(, | 1)(2) | | | С | D | E | F | G | н | |-----------|-----------|---------|--------|------------|-----------|---------|--------|--------|------|---------------------------|--------------------|---------------------------|----------------|-----|-------------| | SAMD21ExL | SAMD21GxL | | | EIC | REF | ADC | AC | AC1 | DAC | SERCOM <sup>(1)</sup> (2) | SERCOM-ALT | TC <sup>(3)</sup><br>/TCC | тсс | сом | AC/<br>GCLK | | 1 | 1 | PA02 | VDDANA | EXTINT[2] | | AIN[0] | | | VOUT | | | | | | | | 2 | 2 | PA03 | VDDANA | EXTINT[3] | DAC/VREFA | AIN[1] | | | | | | | | | | | 3 | 3 | PB04 | VDDANA | EXTINT[4] | | AIN[12] | | AIN[0] | | | | | | | | | 4 | 4 | PB05 | VDDANA | EXTINT[5] | | AIN[13] | | AIN[1] | | | | | | | | | | 7 | PB08 | VDDANA | EXTINT[8] | | AIN[2] | | | | | SERCOM4/<br>PAD[0] | TC4/WO[0] | | | | | | 8 | PB09 | VDDANA | EXTINT[9] | | AIN[3] | | | | | SERCOM4/<br>PAD[1] | TC4/WO[1] | | | | | 5 | 9 | PA04 | VDDANA | EXTINT[4] | ADC/VREFB | AIN[4] | AIN[0] | | | | SERCOM0/<br>PAD[0] | TCC0/WO[0] | | | | | 6 | 10 | PA05 | VDDANA | EXTINT[5] | | AIN[5] | AIN[1] | | | | SERCOM0/<br>PAD[1] | TCC0/WO[1] | | | | | 7 | 11 | PA06 | VDDANA | EXTINT[6] | | AIN[6] | AIN[2] | | | | SERCOM0/<br>PAD[2] | TCC1/WO[0] | | | | | 8 | 12 | PA07 | VDDANA | EXTINT[7] | | AIN[7] | AIN[3] | | | | SERCOM0/<br>PAD[3] | TCC1/WO[1] | | | | | 11 | 13 | PA08 | VDDIO | NMI | | AIN[16] | | | | SERCOM0/<br>PAD[0] | SERCOM2/<br>PAD[0] | TCC0/WO[0] | TCC1/<br>WO[2] | | | | 12 | 14 | PA09 | VDDIO | EXTINT[9] | | AIN[17] | | | | SERCOM0/<br>PAD[1] | SERCOM2/<br>PAD[1] | TCC0/WO[1] | TCC1/<br>WO[3] | | | | 13 | 15 | PA10 | VDDIO | EXTINT[10] | | AIN[18] | | | | SERCOM0/<br>PAD[2] | SERCOM2/<br>PAD[2] | TCC1/WO[0] | TCC0/<br>WO[2] | | GCLK_IO[4] | | 14 | 16 | PA11 | VDDIO | EXTINT[11] | | AIN[19] | | | | SERCOM0/<br>PAD[3] | SERCOM2/<br>PAD[3] | TCC1/WO[1] | TCC0/<br>WO[3] | | GCLK_IO[5] | | | 19 | PB10 | VDDIO | EXTINT[10] | | | | | | | SERCOM4/<br>PAD[2] | TC5/WO[0] | TCC0/<br>WO[4] | | GCLK_IO[4] | | | 20 | PB11 | VDDIO | EXTINT[11] | | | | | | | SERCOM4/<br>PAD[3] | TC5/WO[1] | TCC0/<br>WO[5] | | GCLK_IO[5] | | | 21 | PA12 | VDDIO | EXTINT[12] | | | | | | SERCOM2/<br>PAD[0] | SERCOM4/<br>PAD[0] | TCC2/WO[0] | TCC0/<br>WO[6] | | AC/CMP[0] | | | 22 | PA13 | VDDIO | EXTINT[13] | | | | | | SERCOM2/<br>PAD[1] | SERCOM4/<br>PAD[1] | TCC2/WO[1] | TCC0/<br>WO[7] | | AC/CMP[1] | | 15 | 23 | PA14 | VDDIO | EXTINT[14] | | | | | | SERCOM2/<br>PAD[2] | SERCOM4/<br>PAD[2] | TC3/WO[0] | TCC0/<br>WO[4] | | GCLK_IO[0] | | 16 | 24 | PA15 | VDDIO | EXTINT[15] | | | | | | SERCOM2/<br>PAD[3] | SERCOM4/<br>PAD[3] | TC3/WO[1] | TCC0/<br>WO[5] | | GCLK_IO[1] | | 17 | 25 | PA16 | VDDIO | EXTINT[0] | | | | | | SERCOM1/<br>PAD[0] | SERCOM3/<br>PAD[0] | TCC2/WO[0] | TCC0/WO[6] | | GCLK_IO[2] | | 18 | 26 | PA17 | VDDIO | EXTINT[1] | | | | | | SERCOM1/<br>PAD[1] | SERCOM3/<br>PAD[1] | TCC2/WO[1] | TCC0/WO[7] | | GCLK_IO[3] | | 19 | 27 | PA18 | VDDIO | EXTINT[2] | | | | | | SERCOM1/<br>PAD[2] | SERCOM3/<br>PAD[2] | TC3/WO[0] | TCC0/<br>WO[2] | | AC/CMP[0] | | P | in | I/O Pin | Supply | А | | В(, | 1)(2) | | | С | D | E | F | G | н | |-----------|-----------|---------------------|--------|------------|-----|---------|-------|--------|-----|--------------------------|--------------------|---------------------------|----------------|----------------------|-------------| | SAMD21ExL | SAMD21GxL | | | EIC | REF | ADC | AC | AC1 | DAC | SERCOM <sup>(1)(2)</sup> | SERCOM-ALT | тс <sup>(3)</sup><br>/тсс | тсс | сом | AC/<br>GCLK | | 20 | 28 | PA19 | VDDIO | EXTINT[3] | | | | | | SERCOM1/<br>PAD[3] | SERCOM3/<br>PAD[3] | TC3/WO[1] | TCC0/<br>WO[3] | | AC/CMP[1] | | | 29 | PA20 | VDDIO | EXTINT[4] | | | | | | SERCOM5/<br>PAD[2] | SERCOM3/<br>PAD[2] | TC7/WO[0] | TCC0/<br>WO[6] | | GCLK_IO[4] | | | 30 | PA21 | VDDIO | EXTINT[5] | | | | | | SERCOM5/<br>PAD[3] | SERCOM3/<br>PAD[3] | TC7/WO[1] | TCC0/<br>WO[7] | | GCLK_IO[5] | | 21 | 31 | PA22 | VDDIO | EXTINT[6] | | | | | | SERCOM3/<br>PAD[0] | SERCOM5/<br>PAD[0] | TC4/WO[0] | TCC0/<br>WO[4] | | GCLK_IO[6] | | 22 | 32 | PA23 | VDDIO | EXTINT[7] | | | | | | SERCOM3/<br>PAD[1] | SERCOM5/<br>PAD[1] | TC4/WO[1] | TCC0/<br>WO[5] | | GCLK_IO[7] | | 23 | 33 | PA24 <sup>(5)</sup> | VDDIO | EXTINT[12] | | | | | | SERCOM3/<br>PAD[2] | SERCOM5/<br>PAD[2] | TC5/WO[0] | TCC1/<br>WO[2] | | AC1/CMP[0] | | 24 | 34 | PA25 <sup>(5)</sup> | VDDIO | EXTINT[13] | | | | | | SERCOM3/<br>PAD[3] | SERCOM5/<br>PAD[3] | TC5/WO[1] | TCC1/<br>WO[3] | | AC1/CMP[1] | | | 37 | PA27 | VDDIO | EXTINT[15] | | | | | | | | | | | GCLK_IO[0] | | | 39 | PA28 | VDDIO | EXTINT[8] | | | | | | | | | | | GCLK_IO[0] | | 29 | 43 | PA30 | VDDIO | EXTINT[10] | | | | | | | SERCOM1/<br>PAD[2] | TCC1/WO[0] | | SWCLK | GCLK_IO[0] | | 30 | 44 | PA31 | VDDIO | EXTINT[11] | | | | | | | SERCOM1/<br>PAD[3] | TCC1/WO[1] | | SWDIO <sup>(5)</sup> | | | | 45 | PB00 | | | | AIN[8] | | | | | | | | | | | | 46 | PB01 | | | | AIN[9] | | | | | | | | | | | 31 | 47 | PB02 | VDDANA | EXTINT[2] | | AIN[10] | | AIN[2] | | | SERCOM5/<br>PAD[0] | TC6/WO[0] <sup>(6)</sup> | | | | | 32 | 48 | PB03 | VDDANA | EXTINT[3] | | AIN[11] | | AIN[3] | | | SERCOM5/<br>PAD[1] | TC6/WO[1] <sup>(6)</sup> | | | | - 1. All analog pin functions are on peripheral function B. Peripheral function B must be selected to disable the digital control of the pin. - 2. Only some pins can be used in SERCOM I<sup>2</sup>C mode. - 3. Note that TC6 and TC7 are not supported on the SAM D21ExL and SAM D21GxL devices. Refer to Configuration Summary for details. - 4. This function is only activated in the presence of a debugger. - 5. If the PA24 and PA25 pins are not connected, it is recommended to enable a pull-up on PA24 and PA25 through input GPIO mode. The aim is to avoid an eventually extract power consumption (<1mA) due to a not stable level on pad. The port PA24 and PA25 doesn't have Drive Strength option.</p> - 6. TC6 is only available on the SAM D21GxL and not the SAM D21ExL. #### **Related Links** Configuration Summary TCC Configurations GPIO Clusters SERCOM I2C Pins Electrical Characteristics #### 7.2 Other Functions #### 7.2.1 Oscillator Pinout The oscillators are not mapped to the normal PORT functions and their multiplexing are controlled by registers in the System Controller (SYSCTRL). Table 7-2. Oscillator Pinout | Oscillator | Supply | Signal | I/O pin | |------------|--------|--------|---------| | XOSC | VDDIO | XIN | PA14 | | | | XOUT | PA15 | #### 7.2.2 Serial Wire Debug Interface Pinout Only the SWCLK pin is mapped to the normal PORT functions. A debugger cold-plugging or hot-plugging detection will automatically switch the SWDIO port to the SWDIO function. Table 7-3. Serial Wire Debug Interface Pinout | Signal | Supply | I/O pin | |--------|--------|---------| | SWCLK | VDDIO | PA30 | | SWDIO | VDDIO | PA31 | #### 7.2.3 SERCOM I<sup>2</sup>C Pins Table 7-4. SERCOM Pins Supporting I<sup>2</sup>C | Device | Pins Supporting I <sup>2</sup> C Hs mode | |-----------|------------------------------------------------| | SAM D21LE | PA08, PA09, PA16, PA17, PA22, PA23 | | SAM D21LG | PA08, PA09, PA12, PA13, PA16, PA17, PA22, PA23 | #### 7.2.4 GPIO Clusters #### Table 7-5. GPIO Cluster | Packag<br>e | Cluster | GPIO | Supply Pins connected to the Cluster | |-------------|---------|------------------------------------------------------------------------------------------------|--------------------------------------------------| | 48-pins | 1 | PA31, PA30 | VDDIN pin42/GND pin40 | | | 2 | PA28, PA27 | VDDIN pin42/GND pin40 and VDDIO pin36/GND pin35 | | | 3 | PA25, PA24, PA23, PA22, PA21, PA20, PA19, PA18, PA17, PA16, PA15, PA14, PA13, PA12, PB11, PB10 | VDDIO pin36/GND pin35 and VDDIO pin17/GND pin18 | | | 4 | PA11, PA10, PA09, PA08 | VDDIO pin17/GND pin18 | | | 5 | PA07, PA06, PA05, PA04, PB09, PB08 | VDDANA pin6/GNDANA pin5 | | | 6 | PA03, PA02, PB05, PB04, PB03, PB02, BP01, PB00 | VDDANA pin6/GNDANA pin5 | | 32-pins | 1 | PA31, PA30 | VDDIO pin28/GND pin 26 | | | 2 | PA25, PA24, PA23, PA22, PA19, PA18, PA17, PA16, PA15, PA14, PA11, PA10, PA09, PA08 | VDDIO pin28/GND pin 26 and VDDANA pin9/GND pin10 | | | 3 | PB05, PB04, PB03, PB02, PA07, PA06, PA05, PA04, PA03, PA02 | VDDANA pin9/GND pin10 | #### 7.2.5 TCC Configurations The SAM D21L has three instances of the Timer/Counter for Control applications (TCC) peripheral, , TCC[2:0]. The following table lists the features for each TCC instance. ### **Table 7-6. TCC Configuration Summary** | TCC# | Channels<br>(CC_NUM) | Waveform<br>Output<br>(WO_NUM) | Counter<br>size | Fault | Dithering | Output<br>matrix | Dead Time<br>Insertion<br>(DTI) | SWAP | Pattern<br>generation | |------|----------------------|--------------------------------|-----------------|-------|-----------|------------------|---------------------------------|------|-----------------------| | 0 | 4 | 8 | 24-bit | Yes | Yes | Yes | Yes | Yes | Yes | | 1 | 2 | 4 | 24-bit | Yes | Yes | | | | Yes | | 2 | 2 | 2 | 16-bit | Yes | | | | | | **Note:** The number of CC registers (CC\_NUM) for each TCC corresponds to the number of compare/capture channels, so that a TCC can have more Waveform Outputs (WO\_NUM) than CC registers. # 8. Power Supply and Start-Up Considerations #### 8.1 Power Domain Overview # 8.2 Power Supply Considerations #### 8.2.1 Power Supplies The device has several different power supply pins: - VDDIO: Powers I/O lines, OSC8M and XOSC. Voltage is 1.62V to 3.63V. - VDDIN: Powers I/O lines and the internal regulator. Voltage is 1.62V to 3.63V. - VDDANA: Powers I/O lines and the ADC, AC, DAC, OSCULP32K, OSC32K. Voltage is 1.62V to 3.63V. - VDDCORE: Internal regulated voltage output. Powers the core, memories, peripherals, FDPLL96M, and DFLL48M. Voltage is 1.2V. The same voltage must be applied to both VDDIN, VDDIO and VDDANA. This common voltage is referred to as $V_{DD}$ in the datasheet. The ground pins, GND, are common to VDDCORE, VDDIO and VDDIN. The ground pin for VDDANA is GNDANA. For decoupling recommendations for the different power supplies. Refer to *Schematic Checklist* for details. #### **Related Links** Schematic Checklist #### 8.2.2 Voltage Regulator The voltage regulator has two different modes: - Normal mode: To be used when the CPU and peripherals are running - Low Power (LP) mode: To be used when the regulator draws small static current. It can be used in standby mode #### 8.2.3 Typical Powering Schematics The SAM D21L uses a single supply from 1.62V to 3.63V. The following figure shows the recommended power supply connection. Figure 8-1. Power Supply Connection #### 8.2.4 Power-Up Sequence #### 8.2.4.1 Minimum Rise Rate The integrated power-on reset (POR) circuitry monitoring the VDDANA power supply requires a minimum rise rate. Refer to the *Electrical Characteristics* for details. #### **Related Links** **Electrical Characteristics** #### 8.2.4.2 Maximum Rise Rate The rise rate of the power supply must not exceed the values described in Electrical Characteristics. Refer to the *Electrical Characteristics* for details. #### **Related Links** **Electrical Characteristics** #### 8.3 Power-Up This section summarizes the power-up sequence of the device. The behavior after power-up is controlled by the Power Manager. Refer to *PM* – *Power Manager* for details. #### **Related Links** PM - Power Manager #### 8.3.1 Starting of Clocks After power-up, the device is set to its initial state and kept in reset, until the power has stabilized throughout the device. Once the power has stabilized, the device will use a 1MHz clock. This clock is derived from the 8MHz Internal Oscillator (OSC8M), which is divided by eight and used as a clock source for generic clock generator 0. Generic clock generator 0 is the main clock for the Power Manager (PM). Some synchronous system clocks are active, allowing software execution. Refer to the "Clock Mask Register" section in *PM – Power Manager* for the list of default peripheral clocks running. Synchronous system clocks that are running are by default not divided and receive a 1MHz clock through generic clock generator 0. Other generic clocks are disabled except GCLK\_WDT, which is used by the Watchdog Timer (WDT). #### **Related Links** PM – Power Manager #### 8.3.2 I/O Pins After power-up, the I/O pins are tri-stated. #### 8.3.3 Fetching of Initial Instructions After reset has been released, the CPU starts fetching PC and SP values from the reset address, which is 0x00000000. This address points to the first executable address in the internal flash. The code read from the internal flash is free to configure the clock system and clock sources. Refer to *PM – Power Manager*, *GCLK – Generic Clock Controller* and *SYSCTRL – System Controller* for details. Refer to the ARM Architecture Reference Manual for more information on CPU startup (http://www.arm.com). #### **Related Links** PM – Power Manager SYSCTRL – System Controller Clock System #### 8.4 Power-On Reset and Brown-Out Detector The SAM D21L embeds three features to monitor, warn and/or reset the device: - POR: Power-on reset on VDDANA - BOD33: Brown-out detector on VDDANA - BOD12: Voltage Regulator Internal Brown-out detector on VDDCORE. The Voltage Regulator Internal BOD is calibrated in production and its calibration configuration is stored in the NVM User Row. This configuration should not be changed if the user row is written to assure the correct behavior of the BOD12. #### 8.4.1 Power-On Reset on VDDANA POR monitors VDDANA. It is always activated and monitors voltage at startup and also during all the sleep modes. If VDDANA goes below the threshold voltage, the entire chip is reset. #### 8.4.2 Brown-Out Detector on VDDANA BOD33 monitors VDDANA. Refer to SYSCTRL – System Controller for details. #### **Related Links** SYSCTRL – System Controller #### 8.4.3 Brown-Out Detector on VDDCORE Once the device has started up, BOD12 monitors the internal VDDCORE. # 9. Product Mapping Figure 9-1. SAM D21L Product Mapping This figure represents the full configuration of the SAM D21L with maximum flash and SRAM capabilities and a full set of peripherals. Refer to the configuration summary for details. ### 10. Memories ### 10.1 Embedded Memories - Internal high-speed flash with Read-While-Write (RWW) capability on section of the array. - · Internal high-speed flash - · Internal high-speed RAM, single-cycle access at full speed #### 10.2 Physical Memory Map The High-Speed bus is implemented as a bus matrix. All High-Speed bus addresses are fixed, and they are never remapped in any way, even during boot. The 32-bit physical address space is mapped as follow: Table 10-1. Physical Memory Map | Memory | Start address | Size <sup>(1)</sup> | | | |----------------------|---------------|---------------------|------------|--| | | | SAMD21x16L | SAMD21x15L | | | Internal Flash | 0x00000000 | 64Kbytes | 32Kbytes | | | Internal RWW section | 0x00010000 | 2Kbytes | 1Kbytes | | | Internal SRAM | 0x20000000 | 8Kbytes | 4Kbytes | | | Peripheral Bridge A | 0x40000000 | 64Kbytes | 64Kbytes | | | Peripheral Bridge B | 0x41000000 | 64Kbytes | 64Kbytes | | | Peripheral Bridge C | 0x42000000 | 64Kbytes | 64Kbytes | | 1. x = G or E. Table 10-2. Flash Memory Parameters<sup>(1)(2)</sup> | Device | Flash size | Number of pages | Page size | |------------|------------|-----------------|-----------| | SAMD21x16L | 64Kbytes | 1024 | 64 bytes | | SAMD21x15L | 32Kbytes | 512 | 64 bytes | - 1. x = G or E. - 2. The number of pages (NVMP) and page size (PSZ) can be read from the NVM Pages and Page Size bits in the NVM Parameter register in the NVMCTRL (PARAM.NVMP and PARAM.PSZ, respectively). Refer to *NVM Parameter* (PARAM) register for details. Table 10-3. RWW section parameters | Device | Flash size | Number of pages | Page size | |------------|------------|-----------------|-----------| | SAMD21x16L | 2Kbytes | 32 | 64 bytes | | SAMD21x15L | 1Kbytes | 16 | 64 bytes | ## 10.3 NVM Calibration and Auxiliary Space The device calibration data are stored in different sections of the NVM calibration and auxiliary space presented in Figure. Calibration and Auxiliary Space. Figure 10-1. Calibration and Auxiliary Space The values from the automatic calibration row are loaded into their respective registers at startup. #### 10.3.1 NVM User Row Mapping The NVM User Row contains calibration data that are automatically read at device power on. The NVM User Row can be read at address 0x804000. To write the NVM User Row refer to NVMCTRL - Non-Volatile Memory Controller. Note that when writing to the user row the values do not get loaded by the other modules on the device until a device reset occurs. Table 10-4. NVM User Row Mapping | Bit Position | Name | Usage | |--------------|----------|----------------------------------------------------------------------------------------------------------------------------------| | 2:0 | BOOTPROT | Used to select one of eight different bootloader sizes. Refer to<br>NVMCTRL – Non-Volatile Memory Controller. Default value = 7. | | 3 | Reserved | | | 6:4 | EEPROM | Used to select one of eight different EEPROM sizes. Refer to<br>NVMCTRL – Non-Volatile Memory Controller. Default value = 7. | | 7 | Reserved | | | Bit Position | Name | Usage | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 13:8 | BOD33 Level | BOD33 Threshold Level at power on. Refer to SYSCTRL BOD33 register. Default value = 7. | | 14 | BOD33 Enable | BOD33 Enable at power on . Refer to SYSCTRL BOD33 register. Default value = 1. | | 16:15 | BOD33 Action | BOD33 Action at power on. Refer to SYSCTRL BOD33 register. Default value = 1. | | 24:17 | Reserved | Voltage Regulator Internal BOD (BOD12) configuration. These bits are written in production and must not be changed. Default value = 0x70. | | 25 | WDT Enable | WDT Enable at power on. Refer to WDT CTRL register. Default value = 0. | | 26 | WDT Always-On | WDT Always-On at power on. Refer to WDT CTRL register. Default value = 0. | | 30:27 | WDT Period | WDT Period at power on. Refer to WDT CONFIG register. Default value = 0x0B. | | 34:31 | WDT Window | WDT Window mode time-out at power on. Refer to WDT CONFIG register. Default value = 0x05. | | 38:35 | WDT EWOFFSET | WDT Early Warning Interrupt Time Offset at power on. Refer to WDT EWCTRL register. Default value = 0x0B. | | 39 | WDT WEN | WDT Timer Window Mode Enable at power on. Refer to WDT CTRL register. Default value = 0. | | 40 | BOD33 Hysteresis | BOD33 Hysteresis configuration at power on. Refer to SYSCTRL BOD33 register. Default value = 0. | | 41 | Reserved | Voltage Regulator Internal BOD(BOD12) configuration. This bit is written in production and must not be changed. Default value = 0. | | 47:42 | Reserved | | | 63:48 | LOCK | NVM Region Lock Bits. Refer to NVMCTRL – Non-Volatile Memory Controller. Default value = 0xFFFF. | #### **Related Links** NVMCTRL – Non-Volatile Memory Controller BOD33 CTRL ### 10.3.2 NVM Software Calibration Area Mapping The NVM Software Calibration Area contains calibration data that are measured and written during production test. These calibration values should be read by the application software and written back to the corresponding register. The NVM Software Calibration Area can be read at address 0x806020. The NVM Software Calibration Area can not be written. Table 10-5. NVM Software Calibration Area Mapping | Bit Position | Name | Description | |--------------|--------------------|----------------------------------------------------------------------------------| | 2:0 | Reserved | | | 14:3 | Reserved | | | 26:15 | Reserved | | | 34:27 | ADC LINEARITY | ADC Linearity Calibration. Should be written to ADC CALIB register. | | 37:35 | ADC BIASCAL | ADC Bias Calibration. Should be written to ADC CALIB register. | | 44:38 | OSC32K CAL | OSC32KCalibration. Should be written to SYSCTRL OSC32K register. | | 49:45 | Reserved | | | 54:50 | Reserved | | | 57:55 | Reserved | | | 63:58 | DFLL48M COARSE CAL | DFLL48M Coarse calibration value. Should be written to SYSCTRL DFLLVAL register. | | 73:64 | Reserved | | | 127:74 | Reserved | | #### 10.3.3 Serial Number Each device has a unique 128-bit serial number which is a concatenation of four 32-bit words contained at the following addresses: Word 0: 0x0080A00C Word 1: 0x0080A040 Word 2: 0x0080A044 Word 3: 0x0080A048 The uniqueness of the serial number is guaranteed only when using all 128 bits. ### 11. Processor And Architecture #### 11.1 Cortex M0+ Processor The SAM D21L implements the ARM® Cortex®-M0+ processor, based on the ARMv6 Architecture and Thumb®-2 ISA. The Cortex M0+ is 100% instruction set compatible with its predecessor, the Cortex-M0 core, and upward compatible to Cortex-M3 and M4 cores. The ARM Cortex-M0+ implemented is revision r0p1. For more information refer to http://www.arm.com. #### 11.1.1 Cortex M0+ Configuration Table 11-1. Cortex M0+ Configuration | Features | Configurable option | Device configuration | |----------------------------------|------------------------------|-----------------------| | Interrupts | External interrupts 0-32 | 28 | | Data endianness | Little-endian or big-endian | Little-endian | | SysTick timer | Present or absent | Present | | Number of watchpoint comparators | 0, 1, 2 | 2 | | Number of breakpoint comparators | 0, 1, 2, 3, 4 | 4 | | Halting debug support | Present or absent | Present | | Multiplier | Fast or small | Fast (single cycle) | | Single-cycle I/O port | Present or absent | Present | | Wake-up interrupt controller | Supported or not supported | Not supported | | Vector Table Offset Register | Present or absent | Present | | Unprivileged/Privileged support | Present or absent | Absent <sup>(1)</sup> | | Memory Protection Unit | Not present or 8-region | Not present | | Reset all registers | Present or absent | Absent | | Instruction fetch width | 16-bit only or mostly 32-bit | 32-bit | #### Note: 1. All software run in privileged mode only. The ARM Cortex-M0+ core has two bus interfaces: - Single 32-bit AMBA-3 AHB-Lite system interface that provides connections to peripherals and all system memory, which includes flash and RAM. - Single 32-bit I/O port bus interfacing to the PORT with 1-cycle loads and stores. #### 11.1.2 Cortex-M0+ Peripherals - System Control Space (SCS) - The processor provides debug through registers in the SCS. Refer to the Cortex-M0+ Technical Reference Manual for details (www.arm.com). - System Timer (SysTick) - The System Timer is a 24-bit timer that extends the functionality of both the processor and the NVIC. Refer to the Cortex-M0+ Technical Reference Manual for details (www.arm.com). - Nested Vectored Interrupt Controller (NVIC) - External interrupt signals connect to the NVIC, and the NVIC prioritizes the interrupts. Software can set the priority of each interrupt. The NVIC and the Cortex-M0+ processor core are closely coupled, providing low latency interrupt processing and efficient processing of late arriving interrupts. Refer to Nested Vector Interrupt Controller and the Cortex-M0+ Technical Reference Manual for details (www.arm.com). - System Control Block (SCB) - The System Control Block provides system implementation information, and system control. This includes configuration, control, and reporting of the system exceptions. Refer to the Cortex-M0+ Devices Generic User Guide for details (www.arm.com). - Micro Trace Buffer (MTB) - The CoreSight MTB-M0+ (MTB) provides a simple execution trace capability to the Cortex-M0+ processor. Refer to section Micro Trace Buffer and the CoreSight MTB-M0+ Technical Reference Manual for details (www.arm.com). #### 11.1.3 Cortex-M0+ Address Map #### Table 11-2. Cortex-M0+ Address Map | Address | Peripheral | |---------------------------------------|---------------------------------------------| | 0xE000E000 | System Control Space (SCS) | | 0xE000E010 | System Timer (SysTick) | | 0xE000E100 | Nested Vectored Interrupt Controller (NVIC) | | 0xE000ED00 | System Control Block (SCB) | | 0x41006000 (see also Product Mapping) | Micro Trace Buffer (MTB) | #### 11.1.4 I/O Interface #### 11.1.4.1 Overview Because accesses to the AMBA® AHB-Lite™ and the single cycle I/O interface can be made concurrently, the Cortex-M0+ processor can fetch the next instructions while accessing the I/Os. This enables single cycle I/O accesses to be sustained for as long as needed. Refer to *CPU Local Bus* for more information. #### **Related Links** **CPU Local Bus** #### 11.1.4.2 Description Direct access to PORT registers. #### 11.2 Nested Vector Interrupt Controller #### 11.2.1 Overview The Nested Vectored Interrupt Controller (NVIC) in the SAM D21L supports 32 interrupt lines with four different priority levels. For more details, refer to the Cortex-M0+ Technical Reference Manual (www.arm.com). #### 11.2.2 Interrupt Line Mapping Each of the 28 interrupt lines is connected to one peripheral instance, as shown in the table below. Each peripheral can have one or more interrupt flags, located in the peripheral's Interrupt Flag Status and Clear (INTFLAG) register. The interrupt flag is set when the interrupt condition occurs. Each interrupt in the peripheral can be individually enabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated from the peripheral when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt requests for one peripheral are ORed together on system level, generating one interrupt request for each peripheral. An interrupt request will set the corresponding interrupt pending bit in the NVIC interrupt pending registers (SETPEND/CLRPEND bits in ISPR/ICPR). For the NVIC to activate the interrupt, it must be enabled in the NVIC interrupt enable register (SETENA/CLRENA bits in ISER/ICER). The NVIC interrupt priority registers IPR0-IPR7 provide a priority field for each interrupt. Table 11-3. Interrupt Line Mapping | Peripheral Source | NVIC Line | |--------------------------------------------|-----------| | EIC NMI – External Interrupt Controller | NMI | | PM – Power Manager | 0 | | SYSCTRL – System Control | 1 | | WDT – Watchdog Timer | 2 | | RTC – Real Time Counter | 3 | | EIC – External Interrupt Controller | 4 | | NVMCTRL – Non-Volatile Memory Controller | 5 | | DMAC - Direct Memory Access Controller | 6 | | Reserved | 7 | | EVSYS – Event System | 8 | | SERCOM0 – Serial Communication Interface 0 | 9 | | SERCOM1 – Serial Communication Interface 1 | 10 | | SERCOM2 – Serial Communication Interface 2 | 11 | | SERCOM3 – Serial Communication Interface 3 | 12 | | SERCOM4 – Serial Communication Interface 4 | 13 | | SERCOM5 – Serial Communication Interface 5 | 14 | | TCC0 – Timer Counter for Control 0 | 15 | | TCC1 – Timer Counter for Control 1 | 16 | | TCC2 – Timer Counter for Control 2 | 17 | | TC3 – Timer Counter 3 | 18 | | TC4 – Timer Counter 4 | 19 | | TC5 – Timer Counter 5 | 20 | | Peripheral Source | NVIC Line | |-----------------------------------|-----------| | TC6 – Timer Counter 6 | 21 | | TC7 – Timer Counter 7 | 22 | | ADC – Analog-to-Digital Converter | 23 | | AC – Analog Comparator | 24 | | DAC – Digital-to-Analog Converter | 25 | | Reserved | 26 | | Reserved | 27 | | AC1 - Analog Comparator 1 | 28 | ### 11.3 Micro Trace Buffer #### 11.3.1 Features - Program flow tracing for the Cortex-M0+ processor - MTB SRAM can be used for both trace and general purpose storage by the processor - The position and size of the trace buffer in SRAM is configurable by software - CoreSight compliant #### 11.3.2 Overview When enabled, the MTB records changes in program flow, reported by the Cortex-M0+ processor over the execution trace interface shared between the Cortex-M0+ processor and the CoreSight MTB-M0+. This information is stored as trace packets in the SRAM by the MTB. An off-chip debugger can extract the trace information using the Debug Access Port to read the trace information from the SRAM. The debugger can then reconstruct the program flow from this information. The MTB simultaneously stores trace information into the SRAM, and gives the processor access to the SRAM. The MTB ensures that trace write accesses have priority over processor accesses. The execution trace packet consists of a pair of 32-bit words that the MTB generates when it detects the processor PC value changes non-sequentially. A non-sequential PC change can occur during branch instructions or during exception entry. See the CoreSight MTB-M0+ Technical Reference Manual for more details on the MTB execution trace packet format. Tracing is enabled when the MASTER.EN bit in the Master Trace Control Register is 1. There are various ways to set the bit to 1 to start tracing, or to 0 to stop tracing. See the CoreSight Cortex-M0+ Technical Reference Manual for more details on the Trace start and stop and for a detailed description of the MTB's MASTER register. The MTB can be programmed to stop tracing automatically when the memory fills to a specified watermark level or to start or stop tracing by writing directly to the MASTER.EN bit. If the watermark mechanism is not being used and the trace buffer overflows, then the buffer wraps around overwriting previous trace packets. The base address of the MTB registers is 0x41006000; this address is also written in the CoreSight ROM Table. The offset of each register from the base address is fixed and as defined by the CoreSight MTB-M0+ Technical Reference Manual. The MTB has 4 programmable registers to control the behavior of the trace features: POSITION: Contains the trace write pointer and the wrap bit, - MASTER: Contains the main trace enable bit and other trace control fields, - FLOW: Contains the WATERMARK address and the AUTOSTOP and AUTOHALT control bits, - BASE: Indicates where the SRAM is located in the processor memory map. This register is provided to enable auto discovery of the MTB SRAM location, by a debug agent. See the CoreSight MTB-M0+ Technical Reference Manual for a detailed description of these registers. # 11.4 High-Speed Bus System #### 11.4.1 Features High-Speed Bus Matrix has the following features: - Symmetric crossbar bus switch implementation - Allows concurrent accesses from different masters to different slaves - 32-bit data bus - Operation at a one-to-one clock frequency with the bus masters # 11.4.2 Configuration #### Table 11-4. Bus Matrix Masters | Bus Matrix Masters | Master ID | |------------------------------------------------------|-----------| | CM0+ - Cortex M0+ Processor | 0 | | DSU - Device Service Unit | 1 | | DMAC - Direct Memory Access Controller / Data Access | 2 | Table 11-5. Bus Matrix Slaves | Bus Matrix Slaves | Slave ID | |-----------------------|----------| | Internal Flash Memory | 0 | | AHB-APB Bridge A | 1 | | AHB-APB Bridge B | 2 | | AHB-APB Bridge C | 3 | | Internal SRAM | 4 | #### 11.4.3 SRAM Quality of Service To ensure that masters with latency requirements get sufficient priority when accessing RAM, the different masters can be configured to have a given priority for different type of access. The Quality of Service (QoS) level is independently selected for each master accessing the RAM. For any access to the RAM the RAM also receives the QoS level. The QoS levels and their corresponding bit values for the QoS level configuration is shown in Table. Quality of Service. Table 11-6. Quality of Service | Value | Name | Description | |-------|---------|-------------------------------------| | 00 | DISABLE | Background (no sensitive operation) | | 01 | LOW | Sensitive Bandwidth | | 10 | MEDIUM | Sensitive Latency | | 11 | HIGH | Critical Latency | If a master is configured with QoS level 0x00 or 0x01 there will be minimum one cycle latency for the RAM access. The priority order for concurrent accesses are decided by two factors. First the QoS level for the master and then a static priority given by table nn-mm (table: SRAM port connection) where the lowest port ID has the highest static priority. The MTB has fixed QoS level 3 and the DSU has fixed QoS level 1. The CPU QoS level can be written/read at address 0x41007110, bits [1:0]. Its reset value is 0x0. Refer to different master QOSCTRL registers for configuring QoS for the other master (DMAC). # 11.5 AHB-APB Bridge The AHB-APB bridge is an AHB slave, providing an interface between the high-speed AHB domain and the low-power APB domain. It is used to provide access to the programmable control registers of peripherals. AHB-APB bridge is based on AMBA APB Protocol Specification V2.0 (ref. as APB4) including: - · Wait state support - Error reporting - · Transaction protection - Sparse data transfer (byte, half-word and word) #### Additional enhancements: - · Address and data cycles merged into a single cycle - · Sparse data transfer also apply to read access to operate the AHB-APB bridge, the clock (CLK\_HPBx\_AHB) must be enabled. See *PM – Power Manager* for details. Figure 11-1. APB Write Access. Figure 11-2. APB Read Access. #### **Related Links** PM – Power Manager Product Mapping # 11.6 PAC - Peripheral Access Controller #### 11.6.1 Overview There is one PAC associated with each AHB-APB bridge. The PAC can provide write protection for registers of each peripheral connected on the same bridge. The PAC peripheral bus clock (CLK\_PACx\_APB) can be enabled and disabled in the Power Manager. CLK\_PAC0\_APB and CLK\_PAC1\_APB are enabled are reset. CLK\_PAC2\_APB is disabled at reset. Refer to *PM – Power Manager* for details. The PAC will continue to operate in any sleep mode where the selected clock source is running. Write-protection does not apply for debugger access. When the debugger makes an access to a peripheral, write-protection is ignored so that the debugger can update the register. Write-protect registers allow the user to disable a selected peripheral's write-protection without doing a read-modify-write operation. These registers are mapped into two I/O memory locations, one for clearing and one for setting the register bits. Writing a one to a bit in the Write Protect Clear register (WPCLR) will clear the corresponding bit in both registers (WPCLR and WPSET) and disable the write-protection for the corresponding peripheral, while writing a one to a bit in the Write Protect Set (WPSET) register will set the corresponding bit in both registers (WPCLR and WPSET) and enable the write-protection for the corresponding peripheral. Both registers (WPCLR and WPSET) will return the same value when read. If a peripheral is write-protected, and if a write access is performed, data will not be written, and the peripheral will return an access error (CPU exception). The PAC also offers a safety feature for correct program execution, with a CPU exception generated on double write-protection or double unprotection of a peripheral. If a peripheral n is write-protected and a write to one in WPSET[n] is detected, the PAC returns an error. This can be used to ensure that the application follows the intended program flow by always following a write-protect with an unprotect, and vice versa. However, in applications where a write-protected peripheral is used in several contexts, e.g., interrupts, care should be taken so that either the interrupt can not happen while the main application or other interrupt levels manipulate the write-protection status, or when the interrupt handler needs to unprotect the peripheral, based on the current protection status, by reading WPSET. #### **Related Links** PM – Power Manager # 11.6.2 Register Description Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Refer to the Product Mapping for PAC locations. #### 11.6.2.1 PAC0 Register Description #### **Write Protect Clear** Name: WPCLR Offset: 0x00 Reset: 0x000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-----|-----|-----|------|---------|-----|----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | EIC | RTC | WDT | GCLK | SYSCTRL | PM | | | Access | | R/W | R/W | R/W | R/W | R/W | R/W | | | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bit 6 - EIC Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 5 - RTC Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 4 - WDT: Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 3 - GCLK Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 2 - SYSCTRL Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 1 - PM Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Va | lue | Description | |----|-----|-------------------------------| | 0 | | Write-protection is disabled. | | 1 | | Write-protection is enabled. | # **Write Protect Set** Name: WPSET Offset: 0x04 Reset: 0x000000 Property: - Access Reset | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------|----|-----|-----|-----|------|---------|-----|----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | EIC | RTC | WDT | GCLK | SYSCTRL | PM | | | Access | | R/W | R/W | R/W | R/W | R/W | R/W | | | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bit 6 - EIC Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 5 - RTC Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | ١ | /alue | Description | |---|-------|-------------------------------| | C | | Write-protection is disabled. | | 1 | | Write-protection is enabled. | #### Bit 4 - WDT: Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | # Bit 3 - GCLK Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 2 - SYSCTRL Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 1 - PM Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | # 11.6.2.2 PAC1 Register Description #### **Write Protect Clear** Name: WPCLR Offset: 0x00 Reset: 0x000002 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-----|----|------|------|---------|-----|----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MTB | | DMAC | PORT | NVMCTRL | DSU | | | Access | | R/W | | R/W | R/W | R/W | R/W | | | Reset | | 0 | | 0 | 0 | 0 | 1 | | # Bit 6 - MTB Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 4 - DMAC: Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 3 - PORT Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 2 - NVMCTRL Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | I | Value | Description | |---|-------|-------------------------------| | | 0 | Write-protection is disabled. | | | 1 | Write-protection is enabled. | #### Bit 1 - DSU Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### **Write Protect Set** Name: WPSET Offset: 0x04 Reset: 0x000002 Property: - Access Reset | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----------------|----|-----|----|------|------|---------|-----|---| | Access<br>Reset | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MTB | | DMAC | PORT | NVMCTRL | DSU | | | Access | | R/W | | R/W | R/W | R/W | R/W | | | Reset | | 0 | | 0 | 0 | 0 | 1 | | #### Bit 6 - MTB Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | ) | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 4 - DMAC: Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | ### Bit 3 - PORT Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Valu | ue | Description | |------|----|-------------------------------| | 0 | | Write-protection is disabled. | | 1 | | Write-protection is enabled. | ### Bit 2 - NVMCTRL Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 1 - DSU Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | # 11.6.2.3 PAC2 Register Description #### **Write Protect Clear** Name: WPCLR Offset: 0x00 **Reset**: 0x00800000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|-----|-----|------|-------|------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | AC | | | DAC | AC | ADC | | Access | | | R/W | | | R/W | R/W | R/W | | Reset | | | 0 | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TC7 | TC4 | TC5 | TC4 | TC3 | TCC2 | TCC1 | TCC0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | EVSYS | | | Access | | 1 | | | | | R/W | | | Reset | | | | | | | 0 | | ### Bit 21 - AC Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | V | alue | Description | |---|------|-------------------------------| | 0 | | Write-protection is disabled. | | 1 | | Write-protection is enabled. | #### Bit 18 - DAC: Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | # Bit 17 - AC Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | ١ | /alue | Description | |---|-------|-------------------------------| | C | ) | Write-protection is disabled. | | 1 | | Write-protection is enabled. | #### Bit 16 - ADC Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | ### Bits 11, 12, 13, 14, 15 - TC3, TC4, TC5, TC4, TC7 Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bits 8, 9, 10 - TCCn Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 1 - EVSYS Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | # Bits 0:1, 2:3, 4:5, 6:7, 8:9, 10:11 - SERCOMn Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | ### Write Protect Set Name: WPSET Offset: 0x04 **Reset:** 0x00800000 | Property: – | | | | | | | | | |-------------|---------|---------|---------|---------|---------|---------|-------|------| | | | | | | | | | | | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | AC1 | | | DAC | AC | ADC | | Access | | | R/W | | | R/W | R/W | R/W | | Reset | | | 0 | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TC7 | TC6 | TC5 | TC4 | TC3 | TCC2 | TCC1 | TCC0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SERCOM5 | SERCOM4 | SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Bit 21 - AC1 Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 18 - DAC: Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bit 17 - AC Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | ### Bit 16 - ADC Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | ١ | /alue | Description | |---|-------|-------------------------------| | C | ) | Write-protection is disabled. | | 1 | | Write-protection is enabled. | # Bits 11, 12, 13, 14, 15 - TC3, TC4, TC5, TC6, TC7 Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | ### Bits 8, 9, 10 - TCCn Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | #### Bits 2, 3, 4, 5, 6, 7 - SERCOMn Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | # Bit 1 - EVSYS Writing a zero to these bits has no effect. Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals. | Value | Description | |-------|-------------------------------| | 0 | Write-protection is disabled. | | 1 | Write-protection is enabled. | # 12. Peripherals Configuration Summary **Table 12-1. Peripherals Configuration Summary** | Peripheral Nam | e Base Address | IRQ Line | AH | B Clock | A | PB Clock | Generic Clock | | PAC | ı | Events | DMA | | |---------------------|----------------|-----------|-------|------------------|-------|------------------|----------------------------------------------------|-------|------------------|---------------------------------|-----------------------------------------------------|-------------------------|--------------| | | | | Index | Enabled at Reset | Index | Enabled at Reset | Index | Index | Prot at<br>Reset | User | Generator | Index | SleepWalking | | AHB-APB<br>Bridge A | 0x40000000 | | 0 | Y | | | | | | | | | | | PAC0 | 0x40000000 | | | | 0 | Υ | | | | | | | | | PM | 0x40000000 | 0 | | | 1 | Y | | 1 | N | | | | Y | | SYSCTRL | 0x40000400 | 1 | | | 2 | Y | 0: DFLL48M | 2 | N | | | | Y | | STSCIRL | 0x4000000 | l | | | 2 | * | reference 1: FDPLL96M clk source 2: FDPLL96M 32kHz | 2 | IN | | | | T | | GCLK | 0x40000C00 | | | | 3 | Y | | 3 | N | | | | Y | | WDT | 0x40001000 | 2 | | | 4 | Υ | 3 | 4 | N | | | | | | RTC | 0x40001400 | 3 | | | 5 | Y | 4 | 5 | N | | 1: CMP0/ALARM0<br>2: CMP1<br>3: OVF<br>4-11: PER0-7 | | Y | | EIC | 0x40001800 | NMI,<br>4 | | | 6 | Y | 5 | 6 | N | | 12-27: EXTINT0-15 | | Y | | AHB-APB<br>Bridge B | 0x41000000 | | 1 | Y | | | | | | | | | | | PAC1 | 0x41000000 | | | | 0 | Υ | | | | | | | | | DSU | 0x41002000 | | 3 | Y | 1 | Y | | 1 | Y | | | | | | NVMCTRL | 0x41004000 | 5 | 4 | Y | 2 | Y | | 2 | N | | | | | | PORT | 0x41004400 | | _ | · | 3 | Y | | 3 | N | | | | | | DMAC | | 6 | - | Y | | Y | | | | 0.2.0110.2 | 20.22.0110.2 | | | | | 0x41004800 | 6 | 5 | Y | 4 | Y | | 4 | N | 0-3: CH0-3 | 30-33: CH0-3 | | | | MTB | 0x41006000 | | | | | | | 6 | N | | | | | | AHB-APB<br>Bridge C | 0x42000000 | | 2 | Y | | | | | | | | | | | PAC2 | 0x42000000 | | | | 0 | N | | | | | | | | | EVSYS | 0x42000400 | 8 | | | 1 | N | 7-18: one per<br>CHANNEL | 1 | N | | | | Y | | SERCOM0 | 0x42000800 | 9 | | | 2 | N | 20: CORE<br>19: SLOW | 2 | N | | | 1: RX<br>2: TX | Y | | SERCOM1 | 0x42000C00 | 10 | | | 3 | N | 21: CORE<br>19: SLOW | 3 | N | | | 3: RX<br>4: TX | Y | | SERCOM2 | 0x42001000 | 11 | | | 4 | N | 22: CORE<br>19: SLOW | 4 | N | | | 5: RX<br>6: TX | Y | | SERCOM3 | 0x42001400 | 12 | | | 5 | N | 23: CORE<br>19: SLOW | 5 | N | | | 7: RX<br>8: TX | Y | | SERCOM4 | 0x42001800 | 13 | | | 6 | N | 24: CORE<br>19: SLOW | 6 | N | | | 9: RX<br>10: TX | Y | | SERCOM5 | 0x42001C00 | 14 | | | 7 | N | 25: CORE<br>19: SLOW | 7 | N | | | 11: RX<br>12: TX | Y | | T000 | 040000000 | 4- | | | | | | _ | | 4 E. E. (0. ) | 04: 01/5 | | | | TCC0 | 0x42002000 | 15 | | | 8 | N | 26 | 8 | N | 4-5: EV0-1<br>6-9: MC0-3 | 34: OVF<br>35: TRG<br>36: CNT<br>37-40: MC0-3 | 13: OVF<br>14-17: MC0-3 | Y | | TCC1 | 0x42002400 | 16 | | | 9 | N | 26 | 9 | N | 10-11: EV0-1<br>12-13:<br>MC0-1 | 41: OVF<br>42: TRG<br>43: CNT<br>44-45: MC0-1 | 18: OVF<br>19-20: MC0-1 | Y | | TCC2 | 0x42002800 | 17 | | | 10 | N | 27 | 10 | N | 14-15: EV0-1<br>16-17:<br>MC0-1 | 46: OVF<br>47: TRG<br>48: CNT<br>49-50: MC0-1 | 21: OVF<br>22-23: MC0-1 | Y | | TC3 | 0x42002C00 | 18 | | | 11 | N | 27 | 11 | N | 18: EV | 51: OVF<br>52-53: MC0-1 | 24: OVF<br>25-26: MC0-1 | Y | | TC4 | 0x42003000 | 19 | | | 12 | N | 28 | 12 | N | 19: EV | 54: OVF<br>55-56: MCX0-1 | 27: OVF<br>28-29: MC0-1 | Y | | Peripheral Name | Base Address | IRQ Line | AH | B Clock | А | PB Clock | Generic Clock | | PAC | ļ l | Events | DMA | | |-----------------|--------------|----------|-------|------------------|-------|---------------------|--------------------|-------|------------------|-----------------------|----------------------------|-------------------------|--------------| | | | | Index | Enabled at Reset | Index | Enabled at<br>Reset | Index | Index | Prot at<br>Reset | User | Generator | Index | SleepWalking | | TC5 | 0x42003400 | 20 | | | 13 | N | 28 | 13 | N | 20: EV | 57: OVF<br>58-59: MC0-1 | 30: OVF<br>31-32: MC0-1 | Y | | TC6 | 0x42003800 | 21 | | | 14 | N | 29 | 14 | N | 21: EV | 60: OVF<br>61-62: MC0-1 | 33: OVF<br>34-35: MC0-1 | Y | | ТС7 | 0x42003C00 | 22 | | | 15 | N | 29 | 15 | N | 22: EV | 63: OVF<br>64-65: MC0-1 | 36: OVF<br>37-38: MC0-1 | Y | | ADC | 0x42004000 | 23 | | | 16 | Υ | 30 | 16 | N | 23: START<br>24: SYNC | 66: RESRDY<br>67: WINMON | 39: RESRDY | Y | | AC | 0x42004400 | 24 | | | 17 | N | 31: DIG<br>32: ANA | 17 | N | 25-26:<br>SOC0-1 | 68-69: COMP0-1<br>70: WIN0 | | Y | | DAC | 0x42004800 | 25 | | | 18 | N | 33 | 18 | N | 27: START | 71: EMPTY | 40: EMPTY | Y | | AC1 | 0x42005400 | 26 | | | 19 | N | 31: DIG<br>32: ANA | 19 | N | 25-26:<br>SOC0-1 | 68-69: COMP0-1<br>70: WIN0 | | Y | # 13. DSU - Device Service Unit #### 13.1 Overview The Device Service Unit (DSU) provides a means to detect debugger probes. This enables the ARM Debug Access Port (DAP) to have control over multiplexed debug pads and CPU reset. The DSU also provides system-level services to debug adapters in an ARM debug system. It implements a CoreSight Debug ROM that provides device identification as well as identification of other debug components within the system. Hence, it complies with the ARM Peripheral Identification specification. The DSU also provides system services to applications that need memory testing, as required for IEC60730 Class B compliance, for example. The DSU can be accessed simultaneously by a debugger and the CPU, as it is connected on the High-Speed Bus Matrix. For security reasons, some of the DSU features will be limited or unavailable when the device is protected by the NVMCTRL security bit. #### **Related Links** NVMCTRL – Non-Volatile Memory Controller Security Bit #### 13.2 Features - · CPU reset extension - Debugger probe detection (Cold- and Hot-Plugging) - Chip-Erase command and status - 32-bit cyclic redundancy check (CRC32) of any memory accessible through the bus matrix - ARM<sup>®</sup> CoreSight<sup>™</sup> compliant device identification - · Two debug communications channels - Debug access port security filter - Onboard memory built-in self-test (MBIST) # 13.3 Block Diagram Figure 13-1. DSU Block Diagram # 13.4 Signal Description The DSU uses three signals to function. | Signal Name | Туре | Description | |-------------|---------------|---------------------------| | RESET | Digital Input | External reset | | SWCLK | Digital Input | SW clock | | SWDIO | Digital I/O | SW bidirectional data pin | #### **Related Links** I/O Multiplexing and Considerations # 13.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 13.5.1 IO Lines The SWCLK pin is by default assigned to the DSU module to allow debugger probe detection and to stretch the CPU reset phase. For more information, refer to Debugger Probe Detection. The Hot-Plugging feature depends on the PORT configuration. If the SWCLK pin function is changed in the PORT or if the PORT MUX is disabled, the Hot-Plugging feature is disabled until a power-reset or an external reset. #### 13.5.2 Power Management The DSU will continue to operate in any sleep mode where the selected source clock is running. #### **Related Links** PM – Power Manager #### 13.5.3 Clocks The DSU bus clocks (CLK\_DSU\_APB and CLK\_DSU\_AHB) can be enabled and disabled by the Power Manager. Refer to *PM* – *Power Manager* #### **Related Links** PM – Power Manager #### 13.5.4 DMA #### 13.5.5 Interrupts Not applicable. #### 13.5.6 Events Not applicable. #### 13.5.7 Register Access Protection Registers with write-access can be optionally write-protected by the Peripheral Access Controller (PAC), except the following: - Debug Communication Channel 0 register (DCC0) - Debug Communication Channel 1 register (DCC1) **Note:** Optional write-protection is indicated by the "PAC Write-Protection" property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. #### **Related Links** PAC - Peripheral Access Controller ### 13.5.8 Analog Connections Not applicable. # 13.6 Debug Operation # 13.6.1 Principle of Operation The DSU provides basic services to allow on-chip debug using the ARM Debug Access Port and the ARM processor debug resources: - CPU reset extension - Debugger probe detection For more details on the ARM debug components, refer to the ARM Debug Interface v5 Architecture Specification. #### 13.6.2 CPU Reset Extension "CPU reset extension" refers to the extension of the reset phase of the CPU core after the external reset is released. This ensures that the CPU is not executing code at startup while a debugger connects to the system. It is detected on a RESET release event when SWCLK is low. At startup, SWCLK is internally pulled up to avoid false detection of a debugger if SWCLK is left unconnected. When the CPU is held in the reset extension phase, the CPU Reset Extension bit of the Status A register (STATUSA.CRSTEXT) is set. To release the CPU, write a '1' to STATUSA.CRSTEXT. STATUSA.CRSTEXT will then be set to zero. Writing a '0' to STATUSA.CRSTEXT has no effect. For security reasons, it is not possible to release the CPU reset extension when the device is protected by the NVMCTRL security bit. Trying to do so sets the Protection Error bit (PERR) of the Status A register (STATUSA.PERR). Figure 13-2. Typical CPU Reset Extension Set and Clear Timing Diagram #### **Related Links** NVMCTRL – Non-Volatile Memory Controller Security Bit #### 13.6.3 Debugger Probe Detection ### 13.6.3.1 Cold Plugging Cold-Plugging is the detection of a debugger when the system is in reset. Cold-Plugging is detected when the CPU reset extension is requested, as described above. #### 13.6.3.2 Hot Plugging Hot-Plugging is the detection of a debugger probe when the system is not in reset. Hot-Plugging is not possible under reset because the detector is reset when POR or RESET are asserted. Hot-Plugging is active when a SWCLK falling edge is detected. The SWCLK pad is multiplexed with other functions and the user must ensure that its default function is assigned to the debug system. If the SWCLK function is changed, the Hot-Plugging feature is disabled until a power-reset or external reset occurs. Availability of the Hot-Plugging feature can be read from the Hot-Plugging Enable bit of the Status B register (STATUSB.HPE). Figure 13-3. Hot-Plugging Detection Timing Diagram The presence of a debugger probe is detected when either Hot-Plugging or Cold-Plugging is detected. Once detected, the Debugger Present bit of the Status B register (STATUSB.DBGPRES) is set. For security reasons, Hot-Plugging is not available when the device is protected by the NVMCTRL security bit. This detection requires that pads are correctly powered. Thus, at cold startup, this detection cannot be done until POR is released. If the device is protected, Cold-Plugging is the only way to detect a debugger probe, and so the external reset timing must be longer than the POR timing. If external reset is deasserted before POR release, the user must retry the procedure above until it gets connected to the device. #### **Related Links** NVMCTRL – Non-Volatile Memory Controller Security Bit # 13.7 Chip Erase Chip-Erase consists of removing all sensitive information stored in the chip and clearing the NVMCTRL security bit. Therefore, all volatile memories and the Flash memory (including the EEPROM emulation area) will be erased. The Flash auxiliary rows, including the user row, will not be erased. When the device is protected, the debugger must reset the device in order to be detected. This ensures that internal registers are reset after the protected state is removed. The Chip-Erase operation is triggered by writing a '1' to the Chip-Erase bit in the Control register (CTRL.CE). This command will be discarded if the DSU is protected by the Peripheral Access Controller (PAC). Once issued, the module clears volatile memories prior to erasing the Flash array. To ensure that the Chip-Erase operation is completed, check the Done bit of the Status A register (STATUSA.DONE). The Chip-Erase operation depends on clocks and power management features that can be altered by the CPU. For that reason, it is recommended to issue a Chip- Erase after a Cold-Plugging procedure to ensure that the device is in a known and safe state. The recommended sequence is as follows: - 1. Issue the Cold-Plugging procedure (refer to Cold Plugging). The device then: - 1.1. Detects the debugger probe. - 1.2. Holds the CPU in reset. - 2. Issue the Chip-Erase command by writing a '1' to CTRL.CE. The device then: - Clears the system volatile memories. - 2.2. Erases the whole Flash array (including the EEPROM emulation area, not including auxiliary rows). - 2.3. Erases the lock row, removing the NVMCTRL security bit protection. - 3. Check for completion by polling STATUSA.DONE (read as one when completed). - 4. Reset the device to let the NVMCTRL update fuses. # 13.8 Programming Programming the Flash or RAM memories is only possible when the device is not protected by the NVMCTRL security bit. The programming procedure is as follows: - 1. At power up, RESET is driven low by a debugger. The on-chip regulator holds the system in a POR state until the input supply is above the POR threshold (refer to Powe-On Reset (POR) characteristics). The system continues to be held in this static state until the internally regulated supplies have reached a safe operating state. - 2. The PM starts, clocks are switched to the slow clock (Core Clock, System Clock, Flash Clock and any Bus Clocks that do not have clock gate control). Internal resets are maintained due to the external reset. - 3. The debugger maintains a low level on SWCLK. RESET is released, resulting in a debugger Cold-Plugging procedure. - 4. The debugger generates a clock signal on the SWCLK pin, the Debug Access Port (DAP) receives a clock. - 5. The CPU remains in Reset due to the Cold-Plugging procedure; meanwhile, the rest of the system is released. - 6. A Chip-Erase is issued to ensure that the Flash is fully erased prior to programming. - 7. Programming is available through the AHB-AP. - 8. After the operation is completed, the chip can be restarted either by asserting RESET, toggling power, or writing a '1' to the Status A register CPU Reset Phase Extension bit (STATUSA.CRSTEXT). Make sure that the SWCLK pin is high when releasing RESET to prevent extending the CPU reset. #### **Related Links** Electrical Characteristics NVMCTRL – Non-Volatile Memory Controller Security Bit # 13.9 Intellectual Property Protection Intellectual property protection consists of restricting access to internal memories from external tools when the device is protected, and this is accomplished by setting the NVMCTRL security bit. This protected state can be removed by issuing a Chip-Erase (refer to Chip Erase). When the device is protected, read/write accesses using the AHB-AP are limited to the DSU address range and DSU commands are restricted. When issuing a Chip-Erase, sensitive information is erased from volatile memory and Flash. The DSU implements a security filter that monitors the AHB transactions generated by the ARM AHB-AP inside the DAP. If the device is protected, then AHB-AP read/write accesses outside the DSU external address range are discarded, causing an error response that sets the ARM AHB-AP sticky error bits (refer to the ARM Debug Interface v5 Architecture Specification on http://www.arm.com). The DSU is intended to be accessed either: - Internally from the CPU, without any limitation, even when the device is protected - Externally from a debug adapter, with some restrictions when the device is protected For security reasons, DSU features have limitations when used from a debug adapter. To differentiate external accesses from internal ones, the first 0x100 bytes of the DSU register map have been mirrored at offset 0x100: - The first 0x100 bytes form the internal address range - The next 0x100 bytes form the external address range When the device is protected, the DAP can only issue MEM-AP accesses in the DSU address range limited to the 0x100- 0x2000 offset range. The DSU operating registers are located in the 0x00-0xFF area and remapped in 0x100-0x1FF to differentiate accesses coming from a debugger and the CPU. If the device is protected and an access is issued in the region 0x100-0x1FF, it is subject to security restrictions. For more information, refer to the Table 13-1. Figure 13-4. APB Memory Mapping | 0x0000 | | | |--------|----------------------|------------------------------------------------------------------------------------------------| | | DSU operating | Internal address range | | 00050 | registers | (cannot be accessed from debug tools when the device is protected by the NVMCTRL security bit) | | 0x00FC | | | | 0x0100 | | | | | Mirrored | | | | DSU operating | | | | registers | | | 0x01FD | | | | | Empty | External address range | | | p.y | (can be accessed from debug tools with some restrictions) | | 0x1000 | | | | | | | | | DSU CoreSight<br>ROM | | | | KOW | | | 0x1FFC | | | Some features not activated by APB transactions are not available when the device is protected: Table 13-1. Feature Availability Under Protection | Features | Availability when the device is protected | |---------------------------|-------------------------------------------| | CPU Reset Extension | Yes | | Clear CPU Reset Extension | No | | Features | Availability when the device is protected | |------------------------|-------------------------------------------| | Debugger Cold-Plugging | Yes | | Debugger Hot-Plugging | No | #### **Related Links** NVMCTRL – Non-Volatile Memory Controller Security Bit #### 13.10 Device Identification Device identification relies on the ARM CoreSight component identification scheme, which allows the chip to be identified as an Atmel device implementing a DSU. The DSU contains identification registers to differentiate the device. #### 13.10.1 CoreSight Identification A system-level ARM CoreSight ROM table is present in the device to identify the vendor and the chip identification method. Its address is provided in the MEM-AP BASE register inside the ARM Debug Access Port. The CoreSight ROM implements a 64-bit conceptual ID composed as follows from the PID0 to PID7 CoreSight ROM Table registers: Figure 13-5. Conceptual 64-bit Peripheral ID Table 13-2. Conceptual 64-Bit Peripheral ID Bit Descriptions | Field | Size | Description | Location | |-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | JEP-106 CC code | 4 | Atmel continuation code: 0x0 | PID4 | | JEP-106 ID code | 7 | Atmel device ID: 0x1F | PID1+PID2 | | 4KB count | 4 | Indicates that the CoreSight component is a ROM: 0x0 | PID4 | | RevAnd | 4 | Not used; read as 0 | PID3 | | CUSMOD | 4 | Not used; read as 0 | PID3 | | PARTNUM | 12 | Contains 0xCD0 to indicate that DSU is present | PID0+PID1 | | REVISION | 4 | DSU revision (starts at 0x0 and increments by 1 at both major and minor revisions). Identifies DSU identification method variants. If 0x0, this indicates that device identification can be completed by reading the Device Identification register (DID) | PID3 | For more information, refer to the ARM Debug Interface Version 5 Architecture Specification. ### 13.10.2 Chip Identification Method The DSU DID register identifies the device by implementing the following information: - · Processor identification - · Product family identification - Product series identification - · Device select # 13.11 Functional Description ### 13.11.1 Principle of Operation The DSU provides memory services such as CRC32 or MBIST that require almost the same interface. Hence, the Address, Length and Data registers (ADDR, LENGTH, DATA) are shared. These shared registers must be configured first; then a command can be issued by writing the Control register. When a command is ongoing, other commands are discarded until the current operation is completed. Hence, the user must wait for the STATUSA.DONE bit to be set prior to issuing another one. #### 13.11.2 Basic Operation #### 13.11.2.1 Initialization The module is enabled by enabling its clocks. For more details, refer to Clocks. The DSU registers can be PAC write-protected. #### **Related Links** PAC - Peripheral Access Controller #### 13.11.2.2 Operation From a Debug Adapter Debug adapters should access the DSU registers in the external address range 0x100 – 0x2000. If the device is protected by the NVMCTRL security bit, accessing the first 0x100 bytes causes the system to return an error. Refer to Intellectual Property Protection. ### **Related Links** NVMCTRL – Non-Volatile Memory Controller Security Bit #### 13.11.2.3 Operation From the CPU There are no restrictions when accessing DSU registers from the CPU. However, the user should access DSU registers in the internal address range (0x0 - 0x100) to avoid external security restrictions. Refer to Intellectual Property Protection. ### 13.11.3 32-bit Cyclic Redundancy Check CRC32 The DSU unit provides support for calculating a cyclic redundancy check (CRC32) value for a memory area (including Flash and AHB RAM). When the CRC32 command is issued from: - The internal range, the CRC32 can be operated at any memory location - The external range, the CRC32 operation is restricted; DATA, ADDR, and LENGTH values are forced (see below) Table 13-3. AMOD Bit Descriptions when Operating CRC32 | AMOD[1:0] | Short name | External range restrictions | |-----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 0 | ARRAY | CRC32 is restricted to the full Flash array area (EEPROM emulation area not included) DATA forced to 0xFFFFFFF before calculation (no seed) | | 1 | EEPROM | CRC32 of the whole EEPROM emulation area DATA forced to 0xFFFFFFF before calculation (no seed) | | 2-3 | Reserved | | The algorithm employed is the industry standard CRC32 algorithm using the generator polynomial 0xEDB88320 (reversed representation). #### 13.11.3.1 Starting CRC32 Calculation CRC32 calculation for a memory range is started after writing the start address into the Address register (ADDR) and the size of the memory range into the Length register (LENGTH). Both must be word-aligned. The initial value used for the CRC32 calculation must be written to the Data register (DATA). This value will usually be 0xFFFFFFF, but can be, for example, the result of a previous CRC32 calculation if generating a common CRC32 of separate memory blocks. Once completed, the calculated CRC32 value can be read out of the Data register. The read value must be complemented to match standard CRC32 implementations or kept non-inverted if used as starting point for subsequent CRC32 calculations. If the device is in protected state by the NVMCTRL security bit, it is only possible to calculate the CRC32 of the whole flash array when operated from the external address space. In most cases, this area will be the entire onboard non-volatile memory. The Address, Length and Data registers will be forced to predefined values once the CRC32 operation is started, and values written by the user are ignored. This allows the user to verify the contents of a protected device. The actual test is started by writing a '1' in the 32-bit Cyclic Redundancy Check bit of the Control register (CTRL.CRC). A running CRC32 operation can be canceled by resetting the module (writing '1' to CTRL.SWRST). #### **Related Links** NVMCTRL – Non-Volatile Memory Controller Security Bit #### 13.11.3.2 Interpreting the Results The user should monitor the Status A register. When the operation is completed, STATUSA.DONE is set. Then the Bus Error bit of the Status A register (STATUSA.BERR) must be read to ensure that no bus error occurred. # 13.11.4 Debug Communication Channels The Debug Communication Channels (DCCO and DCC1) consist of a pair of registers with associated handshake logic, accessible by both CPU and debugger even if the device is protected by the NVMCTRL security bit. The registers can be used to exchange data between the CPU and the debugger, during run time as well as in debug mode. This enables the user to build a custom debug protocol using only these registers. The DCC0 and DCC1 registers are accessible when the protected state is active. When the device is protected, however, it is not possible to connect a debugger while the CPU is running (STATUSA.CRSTEXT is not writable and the CPU is held under Reset). Two Debug Communication Channel status bits in the Status B registers (STATUS.DCCDx) indicate whether a new value has been written in DCC0 or DCC1. These bits, DCC0D and DCC1D, are located in the STATUSB registers. They are automatically set on write and cleared on read. **Note:** The DCC0 and DCC1 registers are shared with the on-board memory testing logic (MBIST). Accordingly, DCC0 and DCC1 must not be used while performing MBIST operations. #### **Related Links** NVMCTRL – Non-Volatile Memory Controller Security Bit #### 13.11.5 Testing of On-Board Memories MBIST The DSU implements a feature for automatic testing of memory also known as MBIST (memory built-in self test). This is primarily intended for production test of on-board memories. MBIST cannot be operated from the external address range when the device is protected by the NVMCTRL security bit. If an MBIST command is issued when the device is protected, a protection error is reported in the Protection Error bit in the Status A register (STATUSA.PERR). #### 1. Algorithm The algorithm used for testing is a type of March algorithm called "March LR". This algorithm is able to detect a wide range of memory defects, while still keeping a linear run time. The algorithm is: - 1.1. Write entire memory to '0', in any order. - 1.2. Bit for bit read '0', write '1', in descending order. - 1.3. Bit for bit read '1', write '0', read '0', write '1', in ascending order. - 1.4. Bit for bit read '1', write '0', in ascending order. - 1.5. Bit for bit read '0', write '1', read '1', write '0', in ascending order. - 1.6. Read '0' from entire memory, in ascending order. The specific implementation used has a run time which depends on the CPU clock frequency and the number of bytes tested in the RAM. The detected faults are: - Address decoder faults - Stuck-at faults - Transition faults - Coupling faults - Linked Coupling faults #### 2. Starting MBIST To test a memory, you need to write the start address of the memory to the ADDR.ADDR bit field, and the size of the memory into the Length register. For best test coverage, an entire physical memory block should be tested at once. It is possible to test only a subset of a memory, but the test coverage will then be somewhat lower. The actual test is started by writing a '1' to CTRL.MBIST. A running MBIST operation can be canceled by writing a '1' to CTRL.SWRST. 3. Interpreting the Results The tester should monitor the STATUSA register. When the operation is completed, STATUSA.DONE is set. There are two different modes: - ADDR.AMOD=0: exit-on-error (default) In this mode, the algorithm terminates either when a fault is detected or on successful completion. In both cases, STATUSA.DONE is set. If an error was detected, STATUSA.FAIL will be set. User then can read the DATA and ADDR registers to locate the fault. - ADDR.AMOD=1: pause-on-error In this mode, the MBIST algorithm is paused when an error is detected. In such a situation, only STATUSA.FAIL is asserted. The state machine waits for user to clear STATUSA.FAIL by writing a '1' in STATUSA.FAIL to resume. Prior to resuming, user can read the DATA and ADDR registers to locate the fault. #### 4. Locating Faults If the test stops with STATUSA.FAIL set, one or more bits failed the test. The test stops at the first detected error. The position of the failing bit can be found by reading the following registers: - ADDR: Address of the word containing the failing bit - DATA: contains data to identify which bit failed, and during which phase of the test it failed. The DATA register will in this case contains the following bit groups: Figure 13-6. DATA bits Description When MBIST Operation Returns an Error - bit index: contains the bit number of the failing bit - phase: indicates which phase of the test failed and the cause of the error, as listed in the following table. Table 13-4. MBIST Operation Phases | Phase | Test actions | |-------|-------------------------------------------------| | 0 | Write all bits to zero. This phase cannot fail. | | 1 | Read '0', write '1', increment address | | 2 | Read '1', write '0' | | 3 | Read '0', write '1', decrement address | | 4 | Read '1', write '0', decrement address | | 5 | Read '0', write '1' | | 6 | Read '1', write '0', decrement address | | 7 | Read all zeros. bit_index is not used | Table 13-5. AMOD Bit Descriptions for MBIST | AMOD[1:0] | Description | |-----------|----------------| | 0x0 | Exit on Error | | 0x1 | Pause on Error | | 0x2, 0x3 | Reserved | #### **Related Links** NVMCTRL – Non-Volatile Memory Controller Security Bit Product Mapping # 13.11.6 System Services Availability when Accessed Externally External access: Access performed in the DSU address offset 0x200-0x1FFF range. Internal access: Access performed in the DSU address offset 0x0-0x100 range. Table 13-6. Available Features when Operated From The External Address Range and Device is Protected | Features | Availability From The External Address Range and Device is Protected | |-------------------------------------------|----------------------------------------------------------------------| | Chip-Erase command and status | Yes | | CRC32 | Yes, only full array or full EEPROM | | CoreSight Compliant Device identification | Yes | | Debug communication channels | Yes | | Testing of onboard memories (MBIST) | No | | STATUSA.CRSTEXT clearing | No (STATUSA.PERR is set when attempting to do so) | # 13.12 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | | | | |------------|----------|----------|----------------|--------------|-----------|-------------|-------------|-------|-----------|--------|--|--|--| | 0x00 | CTRL | 7:0 | | | | CE | MBIST | CRC | | SWRST | | | | | 0x01 | STATUSA | 7:0 | | | | PERR | FAIL | BERR | CRSTEXT | DONE | | | | | 0x02 | STATUSB | 7:0 | | | | HPE | DCCD1 | DCCD0 | DBGPRES | PROT | | | | | 0x03 | Reserved | | | | | | | | | | | | | | 0x04 | | 7:0 | | | ADD | R[5:0] | | ! | AMOI | D[1:0] | | | | | 0x05 | 4000 | 15:8 | | ADDR[13:6] | | | | | | | | | | | 0x06 | ADDR | 23:16 | | ADDR[21:14] | | | | | | | | | | | 0x07 | | 31:24 | ADDR[29:22] | | | | | | | | | | | | 0x08 | | 7:0 | | LENGTH[5:0] | | | | | | | | | | | 0x09 | LENGTH | 15:8 | | LENGTH[13:6] | | | | | | | | | | | 0x0A | | 23:16 | | | | LENGT | H[21:14] | | | | | | | | 0x0B | | 31:24 | | | | LENGT | H[29:22] | | | | | | | | 0x0C | | 7:0 | | | | DAT | A[7:0] | | | | | | | | 0x0D | DATA — | 15:8 | | | | DATA | \[15:8] | | | | | | | | 0x0E | | 23:16 | | DATA[23:16] | | | | | | | | | | | 0x0F | | 31:24 | | | | DATA | [31:24] | | | | | | | | 0x10 | | 7:0 | | | | DAT | A[7:0] | | | | | | | | 0x11 | DCCO | 15:8 | | DATA[15:8] | | | | | | | | | | | 0x12 | DCC0 | 23:16 | DATA[23:16] | | | | | | | | | | | | 0x13 | | 31:24 | | | | DATA | [31:24] | | | | | | | | 0x14 | | 7:0 | DATA[7:0] | | | | | | | | | | | | 0x15 | DCC1 | 15:8 | | DATA[15:8] | | | | | | | | | | | 0x16 | DOCT | 23:16 | | | | DATA | [23:16] | | | | | | | | 0x17 | | 31:24 | | | | DATA | [31:24] | | | | | | | | 0x18 | | 7:0 | | | | DEVS | EL[7:0] | | | | | | | | 0x19 | DID | 15:8 | DIE[3:0] REVIS | | | | | | SION[3:0] | | | | | | 0x1A | סוט | 23:16 | FAMILY[0:0] | | | SERIES[5:0] | | | | | | | | | 0x1B | | 31:24 | | PROCES | SSOR[3:0] | | FAMILY[4:1] | | | | | | | | 0x1C | | | | | | | | | | | | | | | <br>0x0FFF | Reserved | | | | | | | | | | | | | | 0x1000 | | 7:0 | | | | | | | FMT | EPRES | | | | | 0x1001 | | 15:8 | | ADDO | FF[3:0] | | | | | | | | | | 0x1002 | ENTRY0 | 23:16 | | | E1 | ADDO | FF[11:4] | | | | | | | | 0x1003 | | 31:24 | | | | | F[19:12] | | | | | | | | 0x1004 | | 7:0 | | | | | - 1 | | FMT | EPRES | | | | | 0x1005 | | 15:8 | | ADDO | FF[3:0] | | | | | | | | | | 0x1006 | ENTRY1 | 23:16 | | | | ADDO | FF[11:4] | | | | | | | | 0x1007 | | 31:24 | | | | | F[19:12] | | | | | | | | 0x1008 | | 7:0 | | | | | | | | | | | | | 0x1009 | | 15:8 | | | | END | [15:8] | | | | | | | | 0x100A | END | 23:16 | | | | | 23:16] | | | | | | | | 0x100B | | 31:24 | | | | | 31:24] | | | | | | | | Offset | Name | Bit Pos. | | | | | | | | |------------------|----------|----------------|----------|----------|--------|-----------------------|-------|--------------|-------| | 0x100C | | | | | | | | | | | | Reserved | | | | | | | | | | 0x1FCB | | | | | | | | | | | 0x1FCC | | 7:0 | | | | | | | SMEMP | | 0x1FCD | MEMTYPE | 15:8 | | | | | | | | | 0x1FCE | WILWITTE | 23:16 | | | | | | | | | 0x1FCF | | 31:24 | | | | | | | | | 0x1FD0 | | 7:0 | FKB | C[3:0] | | | JEPC | C[3:0] | | | 0x1FD1 | PID4 | 15:8 | | | | | | | | | 0x1FD2 | PID4 | 23:16 | | | | | | | | | 0x1FD3 | | 31:24 | | | | | | | | | 0x1FD4 | | | | | | | | | | | | Reserved | | | | | | | | | | 0x1FDF | | | | | | | | | | | 0x1FE0 | | 7:0 | | | PARTN | NBL[7:0] | | | | | 0x1FE1 | , DIDO | 15:8 | | | | | | | | | 0x1FE2 | PID0 | 23:16 | | | | | | | | | 0x1FE3 | | 31:24 | | | | | | | | | 0x1FE4 | | 7:0 | JEPID | CL[3:0] | | | PARTN | IBH[3:0] | | | 0x1FE5 | | 15:8 | | | | | | | | | 0x1FE6 | PID1 | 23:16 | | | | | | | | | 0x1FE7 | | 31:24 | | | | | | | | | 0x1FE8 | | 7:0 | REVIS | ION[3:0] | | JEPU | | JEPIDCH[2:0] | | | 0x1FE9 | | 15:8 | | | | | | | | | 0x1FEA | PID2 | 23:16 | | | | | | | | | 0x1FEB | | 31:24 | | | | | | | | | 0x1FEC | | 7:0 | REVA | ND[3:0] | | | CUSM | OD[3:0] | | | 0x1FED | | 15:8 | | | | | | | | | 0x1FEE | PID3 | 23:16 | | | | | | | | | 0x1FEF | | 31:24 | | | | | | | | | 0x1FF0 | | 7:0 | | | PREAMB | BLEB0[7:0] | | | | | 0x1FF1 | | 15:8 | | | | | | | | | 0x1FF2 | CID0 | 23:16 | | | | | | | | | 0x1FF3 | | 31:24 | | | | | | | | | 0x1FF4 | | 7:0 | CCLA | SS[3:0] | | | PREAM | BLE[3:0] | | | 0x1FF5 | | 15:8 | <br>3327 | - >[=-=] | | | | [-:4] | | | 0x1FF6 | CID1 | 23:16 | | | | | | | | | 0x1FF7 | | 31:24 | | | | | | | | | 0x1FF8 | | 7:0 | | | PREAME | BLEB2[7:0] | | | | | 0x1FF9 | | 15:8 | | | INCAME | [,.0] | | | | | 0x1FFA | CID2 | 23:16 | | | | | | | | | 0x1FFB | | 31:24 | | | | | | | | | 0x1FFB | | 7:0 | | | DDEAMO | <br> <br> BLEB3[7:0] | | | | | 0x1FFC | | 15:8 | | | FREAME | DULEDO[1.U] | | | | | | CID3 | | | | | | | | | | 0x1FFE<br>0x1FFF | | 23:16<br>31:24 | | | | | | | | | UXIFFF | | 31.24 | | | | | | | | # 13.13 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC write-protection is denoted by the "PAC Write-Protection" property in each individual register description. For details, refer to Register Access Protection. #### 13.13.1 Control Name: CTRL Offset: 0x0000 Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|----|-------|-----|---|-------| | | | | | CE | MBIST | CRC | | SWRST | | Access | | | | W | W | W | | W | | Reset | | | | 0 | 0 | 0 | | 0 | # Bit 4 - CE: Chip-Erase Writing a '0' to this bit has no effect. Writing a '1' to this bit starts the Chip-Erase operation. #### Bit 3 - MBIST: Memory Built-In Self-Test Writing a '0' to this bit has no effect. Writing a '1' to this bit starts the memory BIST algorithm. ### Bit 2 - CRC: 32-bit Cyclic Redundancy Check Writing a '0' to this bit has no effect. Writing a '1' to this bit starts the cyclic redundancy check algorithm. #### Bit 0 – SWRST: Software Reset Writing a '0' to this bit has no effect. Writing a '1' to this bit resets the module. #### 13.13.2 Status A Name: STATUSA Offset: 0x0001 Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|------|------|------|---------|------| | | | | | PERR | FAIL | BERR | CRSTEXT | DONE | | Access | | | | R/W | R/W | R/W | R/W | R/W | | Reset | | | | 0 | 0 | 0 | 0 | 0 | #### Bit 4 - PERR: Protection Error Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Protection Error bit. This bit is set when a command that is not allowed in protected state is issued. #### Bit 3 - FAIL: Failure Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Failure bit. This bit is set when a DSU operation failure is detected. #### Bit 2 - BERR: Bus Error Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Bus Error bit. This bit is set when a bus error is detected. #### Bit 1 - CRSTEXT: CPU Reset Phase Extension Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the CPU Reset Phase Extension bit. This bit is set when a debug adapter Cold-Plugging is detected, which extends the CPU reset phase. #### Bit 0 - DONE: Done Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Done bit. This bit is set when a DSU operation is completed. #### 13.13.3 Status B Name: **STATUSB** Offset: 0x0002 Reset: 0x1X **Property: PAC Write-Protection** #### Bit 4 - HPE: Hot-Plugging Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit has no effect. This bit is set when Hot-Plugging is enabled. This bit is cleared when Hot-Plugging is disabled. This is the case when the SWCLK function is changed. Only a power-reset or a external reset can set it again. # Bits 3,2 – DCCDx: Debug Communication Channel x Dirty [x=1..0] Writing a '0' to this bit has no effect. Writing a '1' to this bit has no effect. This bit is set when DCCx is written. This bit is cleared when DCCx is read. #### Bit 1 - DBGPRES: Debugger Present Writing a '0' to this bit has no effect. Writing a '1' to this bit has no effect. This bit is set when a debugger probe is detected. This bit is never cleared. #### Bit 0 - PROT: Protected Writing a '0' to this bit has no effect. Writing a '1' to this bit has no effect. This bit is set at power-up when the device is protected. This bit is never cleared. #### 13.13.4 Address Name: ADDR Offset: 0x0004 Reset: 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|-----|-------------|-----|------|---------|-----|-----|-----|--|--|--| | | | ADDR[29:22] | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | ADDR | [21:14] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | ADDR[13:6] | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|--------|-----|-----|-----|-----| | | | | AMO | D[1:0] | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 31:2 - ADDR[29:0]: Address Initial word start address needed for memory operations. # Bits 1:0 - AMOD[1:0]: Access Mode The functionality of these bits is dependent on the operation mode. Bit description when operating CRC32: refer to 32-bit Cyclic Redundancy Check CRC32 Bit description when testing onboard memories (MBIST): refer to Testing of On-Board Memories MBIST # 13.13.5 Length Name: LENGTH Offset: 0x0008 Reset: 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|-----|---------------|-------------------|---------|----------|-----|-----|-----|--|--|--| | | | LENGTH[29:22] | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | LENGTI | H[21:14] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | LENGT | H[13:6] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | LENG <sup>-</sup> | TH[5:0] | | | | | | | | | Access | R/W | R/W | R/W | R/W | R/W | R/W | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | # Bits 31:2 - LENGTH[29:0]: Length Length in words needed for memory operations. #### 13.13.6 Data Name: DATA Offset: 0x000C Reset: 0x00000000 # Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|-------|----------------|-----|-----|-----| | | | | | DATA[ | [31:24] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DATA | [23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DATA | [15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DATA | <b>A</b> [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 31:0 - DATA[31:0]: Data Memory operation initial value or result value. # 13.13.7 Debug Communication Channel 0 Name: DCC0 Offset: 0x0010 Reset: 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |--------|-----|-------------|-----|------|---------|-----|-----|-----|--|--|--|--| | | | DATA[31:24] | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | DATA | [23:16] | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | DATA[15:8] | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|-----------|-----|-----|-----|-----|-----|-----|-----|--|--| | | DATA[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bits 31:0 - DATA[31:0]: Data Data register. ## 13.13.8 Debug Communication Channel 1 Name: DCC1 Offset: 0x0014 Reset: 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|-----------|-----|-----|-------|--------|-----|-----|-----|--| | | | | | DATA[ | 31:24] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | DATA[ | 23:16] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | DATA | [15:8] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DATA[7:0] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Bits 31:0 - DATA[31:0]: Data Data register. ### 13.13.9 Device Identification The information in this register is related to the *Ordering Information*. Name: DID Offset: 0x0018 **Reset:** see related links **Property:** PAC Write-Protection | _ | | | | | | | | | |--------|-------------|-----------------|----------|----|----|--------|---------|----| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | PROCES | SOR[3:0] | | | FAMIL | .Y[4:1] | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | FAMILY[0:0] | :0] SERIES[5:0] | | | | | | | | Access | R | | R | R | R | R | R | R | | Reset | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | DIE | [3:0] | | | REVISI | ON[3:0] | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DEVSEL[7:0] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | x | x | x | x | x | x | x | x | ## Bits 31:28 - PROCESSOR[3:0]: Processor The value of this field defines the processor used on the device. ### Bits 27:23 - FAMILY[4:0]: Product Family The value of this field corresponds to the Product Family part of the ordering code. #### Bits 21:16 - SERIES[5:0]: Product Series The value of this field corresponds to the Product Series part of the ordering code. #### Bits 15:12 - DIE[3:0]: Die Number Identifies the die family. #### Bits 11:8 - REVISION[3:0]: Revision Number Identifies the die revision number. 0x0=rev.A, 0x1=rev.B etc. **Note:** The device variant (last letter of the ordering number) is independent of the die revision (DSU.DID.REVISION): The device variant denotes functional differences, whereas the die revision marks evolution of the die. ## Bits 7:0 – DEVSEL[7:0]: Device Selection This bit field identifies a device within a product family and product series. Refer to the Ordering Information for device configurations and corresponding values for Flash memory density, pin count and device variant. ## 13.13.10 CoreSight ROM Table Entry 0 Name: ENTRY0 Offset: 0x1000 Reset: 0xXXXXXX00X Property: PAC Write-Protection | = | | | | | | | | | | | |--------|--------------|------|----------|-------|----------|----|-----|-------|--|--| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | | | ADDOF | F[19:12] | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | x | x | X | x | x | x | x | x | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | ADDOFF[11:4] | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | x | х | X | x | X | х | X | x | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | ADDO | PFF[3:0] | | | | | | | | | Access | R | R | R | R | | | | | | | | Reset | x | x | x | x | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | FMT | EPRES | | | | Access | | | | | | | R | R | | | | Reset | | | | | | | 1 | x | | | | | | | | | | | | | | | ## Bits 31:12 - ADDOFF[19:0]: Address Offset The base address of the component, relative to the base address of this ROM table. ### Bit 1 – FMT: Format Always reads as '1', indicating a 32-bit ROM table. #### Bit 0 - EPRES: Entry Present This bit indicates whether an entry is present at this location in the ROM table. This bit is set at power-up if the device is not protected indicating that the entry is not present. This bit is cleared at power-up if the device is not protected indicating that the entry is present. ## 13.13.11 CoreSight ROM Table Entry 1 Name: ENTRY1 Offset: 0x1004 Reset: 0xXXXXXX00X Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|---------------|----|----|------|----------|----|----|----|--|--| | | ADDOFF[19:12] | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | x | X | x | x | x | x | x | x | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | ADDO | FF[11:4] | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | x | x | x | x | x | x | x | x | | | | _ | | | | | | | | | |--------|----|------|---------|----|----|----|-----|-------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | ADDO | FF[3:0] | | | | | | | Access | R | R | R | R | | | | | | Reset | x | x | x | x | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | FMT | EPRES | | Access | | | | | | | R | R | | Reset | | | | | | | 1 | x | #### Bits 31:12 - ADDOFF[19:0]: Address Offset The base address of the component, relative to the base address of this ROM table. #### Bit 1 – FMT: Format Always read as '1', indicating a 32-bit ROM table. ## Bit 0 - EPRES: Entry Present This bit indicates whether an entry is present at this location in the ROM table. This bit is set at power-up if the device is not protected indicating that the entry is not present. This bit is cleared at power-up if the device is not protected indicating that the entry is present. ## 13.13.12 CoreSight ROM Table End Name: END Offset: 0x1008 Reset: 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|------|--------|----|----|----| | | | | | END[ | 31:24] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | END[ | 23:16] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | END | [15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | END | [7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | ## Bits 31:0 - END[31:0]: End Marker Indicates the end of the CoreSight ROM table entries. ## 13.13.13 CoreSight ROM Table Memory Type Name: **MEMTYPE** Offset: 0x1FCC Reset: 0x0000000X Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|----|----|-------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | SMEMP | | Access | | | | | | | | R | | Reset | | | | | | | | x | ## Bit 0 - SMEMP: System Memory Present This bit indicates whether system memory is present on the bus that connects to the ROM table. This bit is set at power-up if the device is not protected, indicating that the system memory is accessible from a debug adapter. This bit is cleared at power-up if the device is protected, indicating that the system memory is not accessible from a debug adapter. ## 13.13.14 Peripheral Identification 4 Name: PID4 Offset: 0x1FD0 Reset: 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|----|----|----|----|----|----|----|----| | | | | | | | | | | Access Reset | _ | | | | | | | | | |--------|-----------|----|----|----|----|------|--------|----| | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | FKBC[3:0] | | | | | JEPC | C[3:0] | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | ## Bits 7:4 - FKBC[3:0]: 4KB Count These bits will always return zero when read, indicating that this debug component occupies one 4KB block. ## Bits 3:0 – JEPCC[3:0]: JEP-106 Continuation Code These bits will always return zero when read, indicating an Atmel device. ## 13.13.15 Peripheral Identification 0 Name: PID0 Offset: 0x1FE0 Reset: 0x000000D0 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|-------|---------|----|----|----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | PARTN | BL[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | | | | | | | ## Bits 7:0 - PARTNBL[7:0]: Part Number Low These bits will always return 0xD0 when read, indicating that this device implements a DSU module instance. ## 13.13.16 Peripheral Identification 1 Name: PID1 Offset: 0x1FE4 Reset: 0x000000FC Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-------|---------|----|----|-------|---------|----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | JEPID | CL[3:0] | | | PARTN | BH[3:0] | | | Access | R | R | R | R | R | R | R | R | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | ## Bits 7:4 – JEPIDCL[3:0]: Low part of the JEP-106 Identity Code These bits will always return 0xF when read, indicating a Atmel device (Atmel JEP-106 identity code is 0x1F). ## Bits 3:0 - PARTNBH[3:0]: Part Number High These bits will always return 0xC when read, indicating that this device implements a DSU module instance. ## 13.13.17 Peripheral Identification 2 Name: PID2 Offset: 0x1FE8 Reset: 0x00000009 Property: - | _ | | | | | | | | | |--------|----|--------|---------|----|------|----|--------------|----| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | REVISI | ON[3:0] | | JEPU | | JEPIDCH[2:0] | | | Access | R | R | R | R | R | R | R | R | | Reset | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | | - | - | - | - | • | - | - | | ## Bits 7:4 - REVISION[3:0]: Revision Number Revision of the peripheral. Starts at 0x0 and increments by one at both major and minor revisions. ## Bit 3 - JEPU: JEP-106 Identity Code is used This bit will always return one when read, indicating that JEP-106 code is used. ## Bits 2:0 - JEPIDCH[2:0]: JEP-106 Identity Code High These bits will always return 0x1 when read, indicating an Atmel device (Atmel JEP-106 identity code is 0x1F). ## 13.13.18 Peripheral Identification 3 Name: PID3 Offset: 0x1FEC Reset: 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|----|----|----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | Access Reset | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |--------|----|-------|---------|----|-------------|----|---|---|--| | | | | | | | | | | | | Access | | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | REVAN | ND[3:0] | | CUSMOD[3:0] | | | | | | Access | R | R | R | R | R | R | R | R | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Bits 7:4 - REVAND[3:0]: Revision Number These bits will always return 0x0 when read. ## Bits 3:0 - CUSMOD[3:0]: ARM CUSMOD These bits will always return 0x0 when read. ## 13.13.19 Component Identification 0 Name: CID0 Offset: 0x1FF0 Reset: 0x000000D Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----------------|----|----|----|----|----|----|----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PREAMBLEB0[7:0] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | ## Bits 7:0 - PREAMBLEB0[7:0]: Preamble Byte 0 These bits will always return 0xD when read. ## 13.13.20 Component Identification 1 Name: CID1 Offset: 0x1FF4 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-------|---------|----|---------------|----|----|----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | CCLAS | SS[3:0] | | PREAMBLE[3:0] | | | | | Access | R | R | R | R | R | R | R | R | ## Bits 7:4 - CCLASS[3:0]: Component Class 0 These bits will always return 0x1 when read indicating that this ARM CoreSight component is ROM table (refer to the ARM Debug Interface v5 Architecture Specification at http://www.arm.com). 0 0 0 0 ## Bits 3:0 - PREAMBLE[3:0]: Preamble 0 These bits will always return 0x0 when read. ## 13.13.21 Component Identification 2 0 CID2 Name: Offset: 0x1FF8 0x0000005 Reset: Property: - Reset: Property: - 0x0000010 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|----|----|----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | | | | | | | | | | Access Reset Reset **Datasheet Complete** | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----------------|-----------------|----|----|----|----|----|---|---| | Access<br>Reset | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PREAMBLEB2[7:0] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | ## Bits 7:0 - PREAMBLEB2[7:0]: Preamble Byte 2 These bits will always return 0x05 when read. ## 13.13.22 Component Identification 3 Name: CID3 Offset: 0x1FFC Reset: 0x000000B1 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----------------|----|----|----|----|----|----|--------------| | | | | | | | | | | | Access | | | | | | | | <del>-</del> | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PREAMBLEB3[7:0] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | ## Bits 7:0 - PREAMBLEB3[7:0]: Preamble Byte 3 These bits will always return 0xB1 when read. ## 14. Clock System This chapter summarizes the clock distribution and terminology in the SAM D21L device. It will not explain every detail of its configuration. For in-depth documentation, see the respective peripherals descriptions and the *Generic Clock* documentation. #### **Related Links** GCLK - Generic Clock Controller ### 14.1 Clock Distribution ## Figure 14-1. Clock distribution The clock system on the SAM D21L consists of: - Clock sources, controlled by SYSCTRL - A clock source provides a time base that is used by other components, such as Generic Clock Generators. Example clock sources are the internal 8MHz oscillator (OSC8M), External crystal oscillator (XOSC) and the Digital frequency locked loop (DFLL48M). - Generic Clock Controller (GCLK) which controls the clock distribution system, made up of: - Generic Clock Generators: These are programmable prescalers that can use any of the system clock sources as a time base. The Generic Clock Generator 0 generates the clock signal GCLK\_MAIN, which is used by the Power Manager, which in turn generates synchronous clocks. - Generic Clocks: These are clock signals generated by Generic Clock Generators and output by the Generic Clock Multiplexer, and serve as clocks for the peripherals of the system. Multiple instances of a peripheral will typically have a separate Generic Clock for each instance. Generic Clock 0 serves as the clock source for the DFLL48M clock input (when multiplying another clock source). - Power Manager (PM) - The PM generates and controls the synchronous clocks on the system. This includes the CPU, bus clocks (APB, AHB) as well as the synchronous (to the CPU) user interfaces of the peripherals. It contains clock masks that can turn on/off the user interface of a peripheral as well as prescalers for the CPU and bus clocks. The next figure shows an example where SERCOM0 is clocked by the DFLL48M in open loop mode. The DFLL48M is enabled, the Generic Clock Generator 1 uses the DFLL48M as its clock source and feeds into Peripheral Channel 20. The Generic Clock 20, also called GCLK\_SERCOM0\_CORE, is connected to SERCOM0. The SERCOM0 interface, clocked by CLK\_SERCOM0\_APB, has been unmasked in the APBC Mask register in the PM. Figure 14-2. Example of SERCOM clock ## 14.2 Synchronous and Asynchronous Clocks As the CPU and the peripherals can be in different clock domains, i.e. they are clocked from different clock sources and/or with different clock speeds, some peripheral accesses by the CPU need to be synchronized. In this case the peripheral includes a SYNCBUSY status register that can be used to check if a sync operation is in progress. For a general description, see Register Synchronization. Some peripherals have specific properties described in their individual sub-chapter "Synchronization". In the datasheet, references to Synchronous Clocks are referring to the CPU and bus clocks, while asynchronous clocks are generated by the Generic Clock Controller (GCLK). ## 14.3 Register Synchronization There are two different register synchronization schemes implemented on this device: *common synchronizer register synchronization* and *distributed synchronizer register synchronization*. The modules using a common synchronizer register synchronization are: GCLK, WDT, RTC, EIC, TC, ADC, AC and DAC. The modules adopting a distributed synchronizer register synchronization are: SERCOM USART, SERCOM SPI, SERCOM I2C TCC,. ### 14.3.1 Common Synchronizer Register Synchronization #### 14.3.1.1 Overview All peripherals are composed of one digital bus interface connected to the APB or AHB bus and running from a corresponding clock in the Main Clock domain, and one peripheral core running from the peripheral Generic Clock (GCLK). Communication between these clock domains must be synchronized. This mechanism is implemented in hardware, so the synchronization process takes place even if the peripheral generic clock is running from the same clock source and on the same frequency as the bus interface. All registers in the bus interface are accessible without synchronization. All registers in the peripheral core are synchronized when written. Some registers in the peripheral core are synchronized when read. Each individual register description will have the properties "Read-Synchronized" and/or "Write-Synchronized" if a register is synchronized. As shown in the figure below, the common synchronizer is used for all registers in one peripheral. Therefore, status register (STATUS) of each peripheral can be synchronized at a time. Figure 14-3. Synchronization #### 14.3.1.2 Write-Synchronization Write-Synchronization is triggered by writing to a register in the peripheral clock domain. The Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set when the write-synchronization starts and cleared when the write-synchronization is complete. Refer to Synchronization Delay for details on the synchronization delay. When the write-synchronization is ongoing (STATUS.SYNCBUSY is one), any of the following actions will cause the peripheral bus to stall until the synchronization is complete: - Writing a generic clock peripheral core register - Reading a read-synchronized peripheral core register - Reading the register that is being written (and thus triggered the synchronization) Peripheral core registers without read-synchronization will remain static once they have been written and synchronized, and can be read while the synchronization is ongoing without causing the peripheral bus to stall. APB registers can also be read while the synchronization is ongoing without causing the peripheral bus to stall. ### 14.3.1.3 Read-Synchronization Reading a read-synchronized peripheral core register will cause the peripheral bus to stall immediately until the read-synchronization is complete. STATUS.SYNCBUSY will not be set. Refer to Synchronization Delay for details on the synchronization delay. Note that reading a read-synchronized peripheral core register while STATUS.SYNCBUSY is one will cause the peripheral bus to stall twice; first because of the ongoing synchronization, and then again because reading a read-synchronized core register will cause the peripheral bus to stall immediately. #### 14.3.1.4 Completion of synchronization The user can either poll STATUS.SYNCBUSY or use the Synchronisation Ready interrupt (if available) to check when the synchronization is complete. It is also possible to perform the next read/write operation and wait, as this next operation will be started once the previous write/read operation is synchronized and/or complete. #### 14.3.1.5 Read Request The read request functionality is only available to peripherals that have the Read Request register (READREQ) implemented. Refer to the register description of individual peripheral chapters for details. To avoid forcing the peripheral bus to stall when reading read-synchronized peripheral core registers, the read request mechanism can be used. #### **Basic Read Request** Writing a '1' to the Read Request bit in the Read Request register (READREQ.RREQ) will request read-synchronization of the register specified in the Address bits in READREQ (READREQ.ADDR) and set STATUS.SYNCBUSY. When read-synchronization is complete, STATUS.SYNCBUSY is cleared. The read-synchronized value is then available for reading without delay until READREQ.RREQ is written to '1' again. The address to use is the offset to the peripheral's base address of the register that should be synchronized. #### **Continuous Read Request** Writing a '1' to the Read Continuously bit in READREQ (READREQ.RCONT) will force continuous readsynchronization of the register specified in READREQ.ADDR. The latest value is always available for reading without stalling the bus, as the synchronization mechanism is continuously synchronizing the given value. SYNCBUSY is set for the first synchronization, but not for the subsequent synchronizations. If another synchronization is attempted, i.e. by executing a write-operation of a write-synchronized register, the read request will be stopped, and will have to be manually restarted. #### Note: The continuous read-synchronization is paused in sleep modes where the generic clock is not running. This means that a new read request is required if the value is needed immediately after exiting sleep. ### 14.3.1.6 Enable Write-Synchronization Writing to the Enable bit in the Control register (CTRL.ENABLE) will also trigger write-synchronization and set STATUS.SYNCBUSY. CTRL.ENABLE will read its new value immediately after being written. The Synchronisation Ready interrupt (if available) cannot be used for Enable write-synchronization. When the enable write-synchronization is ongoing (STATUS.SYNCBUSY is one), attempt to do any of the following will cause the peripheral bus to stall until the enable synchronization is complete: - Writing a peripheral core register - Writing an APB register - · Reading a read-synchronized peripheral core register APB registers can be read while the enable write-synchronization is ongoing without causing the peripheral bus to stall. ### 14.3.1.7 Software Reset Write-Synchronization Writing a '1' to the Software Reset bit in CTRL (CTRL.SWRST) will also trigger write-synchronization and set STATUS.SYNCBUSY. When writing a '1' to the CTRL.SWRST bit it will immediately read as '1'. CTRL.SWRST and STATUS.SYNCBUSY will be cleared by hardware when the peripheral has been reset. Writing a zero to the CTRL.SWRST bit has no effect. The Synchronisation Ready interrupt (if available) cannot be used for Software Reset write-synchronization. When the software reset is in progress (STATUS.SYNCBUSY and CTRL.SWRST are '1'), attempt to do any of the following will cause the peripheral bus to stall until the Software Reset synchronization and the reset is complete: - Writing a peripheral core register - Writing an APB register - Reading a read-synchronized register APB registers can be read while the software reset is being write-synchronized without causing the peripheral bus to stall. #### 14.3.1.8 Synchronization Delay The synchronization will delay write and read accesses by a certain amount. This delay *D* is within the range of: $$5 \times P_{\text{GCLK}} + 2 \times P_{\text{APB}} < D < 6 \times P_{\text{GCLK}} + 3 \times P_{\text{APB}}$$ Where $P_{GCLK}$ is the period of the generic clock and $P_{APB}$ is the period of the peripheral bus clock. A normal peripheral bus register access duration is $2 \times P_{APB}$ . #### 14.3.2 Distributed Synchronizer Register Synchronization #### 14.3.2.1 Overview All peripherals are composed of one digital bus interface connected to the APB or AHB bus and running from a corresponding clock in the Main Clock domain, and one peripheral core running from the peripheral Generic Clock (GCLK). Communication between these clock domains must be synchronized. This mechanism is implemented in hardware, so the synchronization process takes place even if the peripheral generic clock is running from the same clock source and on the same frequency as the bus interface. All registers in the bus interface are accessible without synchronization. All registers in the peripheral core are synchronized when written. Some registers in the peripheral core are synchronized when read. Registers that need synchronization has this denoted in each individual register description. #### 14.3.2.2 General Write synchronization Write-Synchronization is triggered by writing to a register in the peripheral clock domain. The respective bit in the Synchronization Busy register (SYNCBUSY) will be set when the write-synchronization starts and cleared when the write-synchronization is complete. Refer to Synchronization Delay for details on the synchronization delay. When write-synchronization is ongoing for a register, any subsequent write attempts to this register will be discarded, and an error will be reported. #### Example: REGA, REGB are 8-bit peripheral core registers. REGC is 16-bit peripheral core register. | Offset | Register | |--------|----------| | 0x00 | REGA | | 0x01 | REGB | | 0x02 | REGC | | 0x03 | | Synchronization is per register, so multiple registers can be synchronized in parallel. Consequently, after REGA (8-bit access) was written, REGB (8-bit access) can be written immediately without error. REGC (16-bit access) can be written without affecting REGA or REGB. If REGC is written to in two consecutive 8-bit accesses without waiting for synchronization, the second write attempt will be discarded and an error is generated. A 32-bit access to offset 0x00 will write all three registers. Note that REGA, REGB and REGC can be updated at different times because of independent write synchronization. #### 14.3.2.3 General read synchronization Read-synchronized registers are synchronized when the register value is updated. During synchronization the corresponding bit in SYNCBUSY will be set. Reading a read-synchronized register will return its value immediately and the corresponding bit in SYNCBUSY will not be set. #### 14.3.2.4 Completion of synchronization In order to check if synchronization is complete, the user can either poll the relevant bits in SYNCBUSY or use the Synchronisation Ready interrupt (if available). The Synchronization Ready interrupt flag will be set when all ongoing synchronizations are complete, i.e. when all bits in SYNCBUSY are '0'. #### 14.3.2.5 Enable Write-Synchronization Setting the Enable bit in a module's Control register (CTRL.ENABLE) will also trigger write-synchronization and set SYNCBUSY.ENABLE. CTRL.ENABLE will read its new value immediately after being written. SYNCBUSY.ENABLE will be cleared by hardware when the operation is complete. The Synchronisation Ready interrupt (if available) cannot be used for Enable write-synchronization. #### 14.3.2.6 Software Reset Write-Synchronization Setting the Software Reset bit in CTRLA (CTRLA.SWRST=1) will trigger write-synchronization and set SYNCBUSY.SWRST. When writing a '1' to the CTRLA.SWRST bit it will immediately read as '1'. CTRL.SWRST and SYNCBUSY.SWRST will be cleared by hardware when the peripheral has been reset. Writing a '0' to the CTRL.SWRST bit has no effect. The Ready interrupt (if available) cannot be used for Software Reset write-synchronization. #### 14.3.2.7 Synchronization Delay The synchronization will delay write and read accesses by a certain amount. This delay *D* is within the range of: $$5 \times P_{\rm GCLK} + 2 \times P_{\rm APB} < D < 6 \times P_{\rm GCLK} + 3 \times P_{\rm APB}$$ Where $P_{\rm GCLK}$ is the period of the generic clock and $P_{\rm APB}$ is the period of the peripheral bus clock. A normal peripheral bus register access duration is $2 \times P_{\rm APB}$ . ## 14.4 Enabling a Peripheral In order to enable a peripheral that is clocked by a Generic Clock, the following parts of the system needs to be configured: - A running Clock Source. - A clock from the Generic Clock Generator must be configured to use one of the running Clock Sources, and the Generator must be enabled. - The Generic Clock Multiplexer that provides the Generic Clock signal to the peripheral must be configured to use a running Generic Clock Generator, and the Generic Clock must be enabled. - The user interface of the peripheral needs to be unmasked in the PM. If this is not done the peripheral registers will read all 0's and any writing attempts to the peripheral will be discarded. ## 14.5 Disabling a Peripheral When disabling a peripheral and if a pin change interrupt is enabled on pins driven by the respective peripheral, a wake condition may be generated. If this happen the interrupt flag will not be set. As a consequence the system will not be able to identify the wake source. To avoid this, the interrupt enable register of the peripheral must be cleared (or the Nested Vectored Interrupt Controller (NVIC) Enable for the peripheral must be cleared) before disabling the peripheral. ## 14.6 On-demand, Clock Requests Figure 14-4. Clock request routing All clock sources in the system can be run in an on-demand mode: the clock source is in a stopped state unless a peripheral is requesting the clock source. Clock requests propagate from the peripheral, via the GCLK, to the clock source. If one or more peripheral is using a clock source, the clock source will be started/kept running. As soon as the clock source is no longer needed and no peripheral has an active request, the clock source will be stopped until requested again. The clock request can reach the clock source only if the peripheral, the generic clock and the clock from the Generic Clock Generator in-between are enabled. The time taken from a clock request being asserted to the clock source being ready is dependent on the clock source startup time, clock source frequency as well as the divider used in the Generic Clock Generator. The total startup time Tstart from a clock request until the clock is available for the peripheral is between: T<sub>start max</sub> = Clock source startup time + 2 × clock source periods + 2 × divided clock source periods T<sub>start min</sub> = Clock source startup time + 1 × clock source period + 1 × divided clock source period The time between the last active clock request stopped and the clock is shut down, $T_{\text{stop}}$ , is between: $T_{\text{stop min}}$ = 1 × divided clock source period + 1 × clock source period $T_{stop\ max} = 2 \times divided\ clock\ source\ periods + 2 \times clock\ source\ periods$ The On-Demand function can be disabled individually for each clock source by clearing the ONDEMAND bit located in each clock source controller. Consequently, the clock will always run whatever the clock request status is. This has the effect of removing the clock source startup time at the cost of power consumption. The clock request mechanism can be configured to work in standby mode by setting the RUNSDTBY bits of the modules, see Figure 14-4. ## 14.7 Power Consumption vs. Speed When targeting for either a low-power or a fast acting system, some considerations have to be taken into account due to the nature of the asynchronous clocking of the peripherals: If clocking a peripheral with a very low clock, the active power consumption of the peripheral will be lower. At the same time the synchronization to the synchronous (CPU) clock domain is dependent on the peripheral clock speed, and will take longer with a slower peripheral clock. This will cause worse response times and longer synchronization delays. ## 14.8 Clocks after Reset On any reset the synchronous clocks start to their initial state: - OSC8M is enabled and divided by 8 - Generic Generator 0 uses OSC8M as source and generates GCLK MAIN - CPU and BUS clocks are undivided On a Power Reset, the GCLK module starts to its initial state: - All Generic Clock Generators are disabled except - Generator 0 is using OSC8M as source without division and generates GCLK MAIN - Generator 2 uses OSCULP32K as source without division - All Generic Clocks are disabled except: - WDT Generic Clock uses the Generator 2 as source On a User Reset the GCLK module starts to its initial state, except for: - Generic Clocks that are write-locked, i.e., the according WRTLOCK is set to 1 prior to Reset or WDT Generic Clock if the WDT Always-On at power on bit set in the NVM User Row - Generic Clock is dedicated to the RTC if the RTC Generic Clock is enabled On any reset the clock sources are reset to their initial state except the 32KHz clock sources which are reset only by a power reset. ## 15. GCLK - Generic Clock Controller #### 15.1 Overview Depending on the application, peripherals may require specific clock frequencies to operate correctly. The Generic Clock controller GCLK provides nine Generic Clock Generators that can provide a wide range of clock frequencies. Generators can be set to use different external and internal oscillators as source. The clock of each Generator can be divided. The outputs from the Generators are used as sources for the Generic Clock Multiplexers, which provide the Generic Clock (GCLK\_PERIPHERAL) to the peripheral modules, as shown in Generic Clock Controller Block Diagram. The number of Peripheral Clocks depends on how many peripherals the device has. **Note:** The Generator 0 is always the direct source of the GCLK\_MAIN signal. ## 15.2 Features - Provides Generic Clocks - Wide frequency range - Clock source for the generator can be changed on the fly ## 15.3 Block Diagram The generation of Peripheral Clock signals (GCLK\_PERIPHERAL) and the Main Clock (GCLK\_MAIN) can be seen in the figure below. GENERIC CLOCK CONTROLLER Generic Clock Generator SYSCTRL xosc OSCULP32K OSC32K Generic Clock Multiplexer OSC8M GCLK\_PERIPHERAL DFLL48M FDPLL96M Clock Clock PERIPHERALS Divider & Gate GCLK\_MAIN РМ Figure 15-1. Device Clocking Diagram The GCLK block diagram is shown in the next figure. Clock Generator 0 GCLK\_MAIN GCLK\_IO[0] GCLKGEN[0] Clock Sources Clock (I/O output) Generic Clock Multiplexer 0 Divider & GCLK\_IO[0] Masker (I/O input) GCLK\_PERIPHERAL[0] Clock Gate Generic Clock Generator 1 GCLK\_IO[1] (I/O output) Generic Clock Multiplexer 1 Clock GCLKGEN[1] GCLK\_IO[1] Divider & GCLK\_PERIPHERAL[1] Clock (I/O input) Masker Gate Generic Clock Generator n GCLK\_IO[n] (I/O output) Clock GCLKGEN[n] Divider & Masker Generic Clock Multiplexer m GCLK\_IO[n] (I/O input) GCLK\_PERIPHERAL[m] Clock Gate Figure 15-2. Generic Clock Controller Block Diagram<sup>(1)</sup> Note: 1. If GENCTRL.SRC=0x01(GCLKIN), the GCLK IO is set as an input. ## 15.4 Signal Description Table 15-1. Signal Description | Signal Name | Туре | Description | |--------------|-------------|----------------------------------------| | GCLK_IO[7:0] | Digital I/O | Clock source for Generators when input | | | | Generic Clock signal when output | GCLKGEN[n:0] Refer to PORT Function Multiplexing table in I/O Multiplexing and Considerations for details on the pin mapping for this peripheral. **Note:** One signal can be mapped on several pins. #### **Related Links** I/O Multiplexing and Considerations ## 15.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 15.5.1 I/O Lines Using the GCLK I/O lines requires the I/O pins to be configured. ## **Related Links** PORT - I/O Pin Controller #### 15.5.2 Power Management The GCLK can operate in all sleep modes, if required. #### **Related Links** PM – Power Manager #### 15.5.3 Clocks The GCLK bus clock (CLK\_GCLK\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_GCLK\_APB can be found in the Peripheral Clock Masking section of PM – Power Manager. #### **Related Links** PM – Power Manager #### 15.5.4 DMA Not applicable. #### 15.5.5 Interrupts Not applicable. #### 15.5.6 Events Not applicable. #### 15.5.7 Debug Operation Not applicable. #### 15.5.8 Register Access Protection All registers with write-access can be optionally write-protected by the Peripheral Access Controller (PAC). **Note:** Optional write-protection is indicated by the "PAC Write-Protection" property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. #### **Related Links** PAC - Peripheral Access Controller ### 15.5.9 Analog Connections Not applicable. ## 15.6 Functional Description #### 15.6.1 Principle of Operation The GCLK module is comprised of eight Generic Clock Generators (Generators) sourcing m Generic Clock Multiplexers. A clock source selected as input to a Generator can either be used directly, or it can be prescaled in the Generator. A generator output is used as input to one or more the Generic Clock Multiplexers to provide a peripheral (GCLK PERIPHERAL). A generic clock can act as the clock to one or several of peripherals. #### 15.6.2 Basic Operation #### 15.6.2.1 Initialization Before a Generator is enabled, the corresponding clock source should be enabled. The Peripheral clock must be configured as outlined by the following steps: - 1. The Generic Clock Generator division factor must be set by performing a single 32-bit write to the Generic Clock Generator Division register (GENDIV): - The Generic Clock Generator that will be selected as the source of the generic clock by setting the ID bit group (GENDIV.ID). - The division factor must be selected by the DIV bit group (GENDIV.DIV) Note: Refer to Generic Clock Generator Division register (GENDIV) for details. - 2. The generic clock generator must be enabled by performing a single 32-bit write to the Generic Clock Generator Control register (GENCTRL): - The Generic Clock Generator will be selected as the source of the generic clock by the ID bit group (GENCTRL.ID) - The Generic Clock generator must be enabled (GENCTRL.GENEN=1) Note: Refer to Generic Clock Generator Control register (GENCTRL) for details. - 3. The generic clock must be configured by performing a single 16-bit write to the Generic Clock Control register (CLKCTRL): - The Generic Clock that will be configured via the ID bit group (CLKCTRL.ID) - The Generic Clock Generator used as the source of the generic clock by writing the GEN bit group (CLKCTRL.GEN) Note: Refer to Generic Clock Control register (CLKCTRL) for details. #### **Related Links** GENDIV GENCTRL **CLKCTRL** #### 15.6.2.2 Enabling, Disabling and Resetting The GCLK module has no enable/disable bit to enable or disable the whole module. The GCLK is reset by setting the Software Reset bit in the Control register (CTRL.SWRST) to 1. All registers in the GCLK will be reset to their initial state, except for Generic Clocks Multiplexer and associated Generators that have their Write Lock bit set to 1 (CLKCTRL.WRTLOCK). For further details, refer to Configuration Lock. ## 15.6.2.3 Generic Clock Generator Each Generator (GCLK\_GEN) can be set to run from one of eight different clock sources except GCLKGEN[1], which can be set to run from one of seven sources. GCLKGEN[1] is the only Generator that can be selected as source to other Generators but can not act as source to itself. Each generator GCLKGEN[x] can be connected to one specific pin GCLK\_IO[x]. The GCLK\_IO[x] can be set to act as source to GCLKGEN[x] or GCLK\_IO[x] can be set up to output the clock generated by GCLKGEN[x]. The selected source can be divided. Each Generator can be enabled or disabled independently. Each GCLKGEN clock signal can then be used as clock source for Generic Clock Multiplexers. Each Generator output is allocated to one or several Peripherals. GCLKGEN[0], is used as GCLK\_MAIN for the synchronous clock controller inside the Power Manager. Refer to *PM-Power Manager* for details on the synchronous clock generation. Figure 15-3. Generic Clock Generator #### **Related Links** PM - Power Manager ## 15.6.2.4 Enabling a Generic Clock Generator A Generator is enabled by setting the Generic Clock Generator Enable bit in the Generic Clock Generator Control register (GENCTRL.GENEN=1). #### 15.6.2.5 Disabling a Generic Clock Generator A Generator is disabled by clearing GENCTRL.GENEN. When GENCTRL.GENEN=0, the GCLKGEN clock is disabled and clock gated. #### 15.6.2.6 Selecting a Clock Source for the Generic Clock Generator Each Generator can individually select a clock source by setting the Source Select bit group in GENCTRL (GENCTRL.SRC). Changing from one clock source, for example A, to another clock source, B, can be done on the fly: If clock source B is not ready, the Generator will continue running with clock source A. As soon as clock source B is ready, however, the generic clock generator will switch to it. During the switching operation, the Generator holds clock requests to clock sources A and B and then releases the clock source A request when the switch is done. The available clock sources are device dependent (usually the crystal oscillators, RC oscillators, PLL and DFLL). Only GCLKGEN[1] can be used as a common source for all other generators except Generator 1. #### 15.6.2.7 Changing Clock Frequency The selected source (GENCLKSRC) for a Generator can be divided by writing a division value in the Division Factor bit group in the Generic Clock Generator Division register (GENDIV.DIV). How the actual division factor is calculated is depending on the Divide Selection bit in GENCTRL (GENCTRL.DIVSEL), it can be interpreted in two ways by the integer divider. **Note:** The number of DIV bits for each Generator is device dependent. #### 15.6.2.8 Duty Cycle When dividing a clock with an odd division factor, the duty-cycle will not be 50/50. Writing the Improve Duty Cycle bit in GENCTRL (GENCTRL.IDC=1) will result in a 50/50 duty cycle. #### 15.6.2.9 Generic Clock Output on I/O Pins Each Generator's output can be directed to a GCLK\_IO pin. If the Output Enable bit in GENCTRL is '1' (GENCTRL.OE=1) and the Generator is enabled (GENCTRL.GENEN=1), the Generator requests its clock source and the GCLKGEN clock is output to a GCLK\_IO pin. If GENCTRL.OE=0, GCLK\_IO is set according to the Output Off Value bit. If the Output Off Value bit in GENCTRL (GENCTRL.OOV) is zero, the output clock will be low when generic clock generator is turned off. If GENCTRL.OOV=1, the output clock will be high when Generator is turned off. In standby mode, if the clock is output (GENCTRL.OE=1), the clock on the GCLK\_IO pin is frozen to the OOV value if the Run In Standby bit in GENCTRL (GENCTRL.RUNSTDBY) is zero. If GENCTRL.RUNSTDBY=1, the GCLKGEN clock is kept running and output to GCLK\_IO. #### 15.6.3 Generic Clock #### Figure 15-4. Generic Clock Multiplexer #### 15.6.3.1 Enabling a Generic Clock Before a generic clock is enabled, one of the Generators must be selected as the source for the generic clock by writing to CLKCTRL.GEN. The clock source selection is individually set for each generic clock. When a Generator has been selected, the generic clock is enabled by setting the Clock Enable bit in CLKCTRL (CLKCTRL.CLKEN=1). The CLKCTRL.CLKEN bit must be synchronized to the generic clock domain. CLKCTRL.CLKEN will continue to read as its previous state until the synchronization is complete. #### 15.6.3.2 Disabling a Generic Clock A generic clock is disabled by writing CLKCTRL.CLKEN=0. The SYNCBUSY bit will be cleared when this write-synchronization is complete. CLKCTRL.CLKEN will stay in its previous state until the synchronization is complete. The generic clock is gated when disabled. ## 15.6.3.3 Selecting a Clock Source for the Generic Clock When changing a generic clock source by writing to CLKCTRL.GEN, the generic clock must be disabled before being re-enabled it with the new clock source setting. This prevents glitches during the transition: - 1. Write CLKCTRL.CLKEN=0 - 2. Assert that CLKCTRL.CLKEN reads '0' - 3. Change the source of the generic clock by writing CLKCTRL.GEN - 4. Re-enable the generic clock by writing CLKCTRL.CLKEN=1 #### 15.6.3.4 Configuration Lock The generic clock configuration can be locked for further write accesses by setting the Write Lock bit in the CLKCTRL register (CLKCTRL.WRTLOCK). All writes to the CLKCTRL register will be ignored. It can only be unlocked by a Power Reset. The Generator source of a locked generic clock are also locked, too: The corresponding GENCTRL and GENDIV are locked, and can be unlocked only by a Power Reset. There is one exception concerning the GCLKGEN[0]. As it is used as GCLK\_MAIN, it can not be locked. It is reset by any Reset and will start up in a known configuration. The software reset (CTRL.SWRST) can not unlock the registers. #### 15.6.4 Additional Features #### 15.6.4.1 Indirect Access The Generic Clock Generator Control and Division registers (GENCTRL and GENDIV) and the Generic Clock Control register (CLKCTRL) are indirectly addressed as shown in the next figure. Figure 15-5. GCLK Indirect Access Writing these registers is done by setting the corresponding ID bit group. To read a register, the user must write the ID of the channel, i, in the corresponding register. The value of the register for the corresponding ID is available in the user interface by a read access. For example, the sequence to read the GENCTRL register of generic clock generator i is: - 1. Do an 8-bit write of the i value to GENCTRL.ID - 2. Read the value of GENCTRL #### 15.6.4.2 Generic Clock Enable after Reset The Generic Clock Controller must be able to provide a generic clock to some specific peripherals after a reset. That means that the configuration of the Generators and generic clocks after Reset is device-dependent. Refer to GENCTRL.ID for details on GENCTRL reset. Refer to GENDIV.ID for details on GENDIV reset. Refer to CLKCTRL.ID for details on CLKCTRL reset. #### **Related Links** **GENDIV** **GENCTRL** **CLKCTRL** ### 15.6.5 Sleep Mode Operation #### 15.6.5.1 Sleep Walking The GCLK module supports the Sleep Walking feature. If the system is in a sleep mode where the Generic Clocks are stopped, a peripheral that needs its clock in order to execute a process must request it from the Generic Clock Controller. The Generic Clock Controller receives this request, determines which Generic Clock Generator is involved and which clock source needs to be awakened. It then wakes up the respective clock source, enables the Generator and generic clock stages successively, and delivers the clock to the peripheral. #### 15.6.5.2 Run in Standby Mode In standby mode, the GCLK can continuously output the generator output to GCLK\_IO. When set, the GCLK can continuously output the generator output to GCLK IO. Refer to Generic Clock Output on I/O Pins for details. #### 15.6.6 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. If an operation that requires synchronization is executed while STATUS.SYNCBUSY=1, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled and interrupts will be pending as long as the bus is stalled. The following registers are synchronized when written: - Generic Clock Generator Control register (GENCTRL) - Generic Clock Generator Division register (GENDIV) - Control register (CTRL) Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. #### **Related Links** Register Synchronization ## 15.7 Register Summary Table 15-2. Register Summary | Offset | Name | Bit | | | | | | | | | |--------|---------|-------|----------|-------|----------|----------|---------|-----|----------------|-------| | | | Pos. | | | | | | | | | | 0x0 | CTRL | 7:0 | | | | | | | | SWRST | | 0x1 | STATUS | 7:0 | SYNCBUSY | | | | | | | | | 0x2 | CLKCTRL | 7:0 | | | ID[5:0] | | | | | | | 0x3 | CLRCTRL | 15:8 | WRTLOCK | CLKEN | | | | GEN | <b>\</b> [3:0] | | | 0x4 | GENCTRL | 7:0 | | | | | ID[3:0] | | | | | 0x5 | | 15:8 | | | | SRC[4:0] | | | | | | 0x6 | GENCIAL | 23:16 | | | RUNSTDBY | DIVSEL | OE | OOV | IDC | GENEN | | 0x7 | | 31:24 | | | | | | | | | | 0x8 | | 7:0 | | | | | | ID[ | 3:0] | | | 0x9 | GENDIV | 15:8 | | | | DIV | [7:0] | | | | | 0xA | | 23:16 | | | | DIV[ | 15:8] | | | | | 0xB | | 31:24 | | | | | | | | | ## 15.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers require synchronization when read and/or written. Synchronization is denoted by the "Read-Synchronized" and/or "Write-Synchronized" property in each individual register description. Refer to Register Access Protection for details. Some registers are enable-protected, meaning they can only be written when the module is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. Refer to Synchronization for details. #### 15.8.1 Control Name: CTRL Offset: 0x0 Reset: 0x00 Property: Write-Protected, Write-Synchronized #### Bit 0 - SWRST: Software Reset Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the GCLK to their initial state after a power reset, except for generic clocks and associated generators that have their WRTLOCK bit in CLKCTRL read as one. Refer to GENCTRL.ID for details on GENCTRL reset. Refer to GENDIV.ID for details on GENDIV reset. Refer to CLKCTRL.ID for details on CLKCTRL reset. Due to synchronization, there is a delay from writing CTRL.SWRST until the reset is complete. CTRL.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | There is a reset operation ongoing. | #### 15.8.2 Status Name: STATUS Offset: 0x1 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|---|---|---|---|---| | | SYNCBUSY | | | | | | | | | Access | R | | | | | | | | Access R Reset 0 ## Bit 7 – SYNCBUSY: Synchronization Busy Status This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. ### 15.8.3 Generic Clock Control Name: CLKCTRL Offset: 0x2 Reset: 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|-------|-----|-----|-----|------|--------|-----| | | WRTLOCK | CLKEN | | | | GEN | I[3:0] | | | Access | R/W | R/W | | | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ID[ | 5:0] | | | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 15 - WRTLOCK: Write Lock When this bit is written, it will lock from further writes the generic clock pointed to by CLKCTRL.ID, the generic clock generator pointed to in CLKCTRL.GEN and the division factor used in the generic clock generator. It can only be unlocked by a power reset. One exception to this is generic clock generator 0, which cannot be locked. | Value | Description | |-------|----------------------------------------------------------------------------------------------| | 0 | The generic clock and the associated generic clock generator and division factor are not | | | locked. | | 1 | The generic clock and the associated generic clock generator and division factor are locked. | #### Bit 14 - CLKEN: Clock Enable This bit is used to enable and disable a generic clock. | Value | Description | |-------|--------------------------------| | 0 | The generic clock is disabled. | | 1 | The generic clock is enabled. | Bits 11:8 - GEN[3:0]: Generic Clock Generator Table 15-3. Generic Clock Generator | GEN[3:0] | Name | Description | |----------|----------|---------------------------| | 0x0 | GCLKGEN0 | Generic clock generator 0 | | 0x1 | GCLKGEN1 | Generic clock generator 1 | | 0x2 | GCLKGEN2 | Generic clock generator 2 | | 0x3 | GCLKGEN3 | Generic clock generator 3 | | 0x4 | GCLKGEN4 | Generic clock generator 4 | | 0x5 | GCLKGEN5 | Generic clock generator 5 | | 0x6 | GCLKGEN6 | Generic clock generator 6 | | 0x7 | GCLKGEN7 | Generic clock generator 7 | | 0x8 | GCLKGEN8 | Generic clock generator 8 | | 0x9-0xF | - | Reserved | ## Bits 5:0 - ID[5:0]: Generic Clock Selection ID These bits select the generic clock that will be configured. The value of the ID bit group versus module instance is shown in the table below. A power reset will reset the CLKCTRL register for all IDs, including the RTC. If the WRTLOCK bit of the corresponding ID is zero and the ID is not the RTC, a user reset will reset the CLKCTRL register for this ID. After a power reset, the reset value of the CLKCTRL register versus module instance is as shown in the next table. Table 15-4. Generic Clock Selection ID and CLKCTRL value after Power Reset | Module Instance | Reset Value afte | Reset Value after Power Reset | | | | | | | |-----------------|------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | CLKCTRL.GEN | CLKCTRL.CLKEN | CLKCTRL.WRTLOCK | | | | | | | RTC | 0x00 | 0x00 | 0x00 | | | | | | | WDT | 0x02 | 0x01 if WDT Enable bit in NVM User Row written to one 0x00 if WDT Enable bit in NVM User Row written to zero | 0x01 if WDT Always-On bit in<br>NVM User Row written to one<br>0x00 if WDT Always-On bit in<br>NVM User Row written to zero | | | | | | | Others | 0x00 | 0x00 | 0x00 | | | | | | After a user reset, the reset value of the CLKCTRL register versus module instance is as shown in the table below. Table 15-5. Generic Clock Selection ID and CLKCTRL Value after User Reset | Module<br>Instance | Reset Value after a User Reset | | | | | | | |--------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|--| | | CLKCTRL.GEN | CLCTRL.CLKEN | CLKCTRL.WRTLOCK | | | | | | RTC | 0x00 if WRTLOCK=0 and<br>CLKEN=0<br>No change if WRTLOCK=1<br>or CLKEN=1 | 0x00 if WRTLOCK=0 and CLKEN=0<br>No change if WRTLOCK=1 or<br>CLKEN=1 | No change | | | | | | WDT | 0x02 if WRTLOCK=0<br>No change if WRTLOCK=1 | If WRTLOCK=0 0x01 if WDT Enable bit in NVM User Row written to one 0x00 if WDT Enable bit in NVM User Row written to zero If WRTLOCK=1 no change | No change | | | | | | Others | 0x00 if WRTLOCK=0<br>No change if WRTLOCK=1 | 0x00 if WRTLOCK=0<br>No change if WRTLOCK=1 | No change | | | | | | Value | Name | Description | |-------|-----------------------|-------------------------------------------------------| | 0x00 | GCLK_DFLL48M_REF | DFLL48M Reference | | 0x01 | GCLK_DPLL | FDPLL96M input clock source for reference | | 0x02 | GCLK_DPLL_32K | FDPLL96M 32kHz clock for FDPLL96M internal lock timer | | 0x03 | GCLK_WDT | WDT | | 0x04 | GCLK_RTC | RTC | | 0x05 | GCLK_EIC | EIC | | 0x06 | - | Reserved | | 0x07 | GCLK_EVSYS_CHANNEL_0 | EVSYS_CHANNEL_0 | | 80x0 | GCLK_EVSYS_CHANNEL_1 | EVSYS_CHANNEL_1 | | 0x09 | GCLK_EVSYS_CHANNEL_2 | EVSYS_CHANNEL_2 | | 0x0A | GCLK_EVSYS_CHANNEL_3 | EVSYS_CHANNEL_3 | | 0x0B | GCLK_EVSYS_CHANNEL_4 | EVSYS_CHANNEL_4 | | 0x0C | GCLK_EVSYS_CHANNEL_5 | EVSYS_CHANNEL_5 | | 0x0D | GCLK_EVSYS_CHANNEL_6 | EVSYS_CHANNEL_6 | | 0x0E | GCLK_EVSYS_CHANNEL_7 | EVSYS_CHANNEL_7 | | 0x0F | GCLK_EVSYS_CHANNEL_8 | EVSYS_CHANNEL_8 | | 0x10 | GCLK_EVSYS_CHANNEL_9 | EVSYS_CHANNEL_9 | | 0x11 | GCLK_EVSYS_CHANNEL_10 | EVSYS_CHANNEL_10 | | 0x12 | GCLK_EVSYS_CHANNEL_11 | EVSYS_CHANNEL_11 | | 0x13 | GCLK_SERCOMx_SLOW | SERCOMx_SLOW | | 0x14 | GCLK_SERCOM0_CORE | SERCOM0_CORE | | 0x15 | GCLK_SERCOM1_CORE | SERCOM1_CORE | | 0x16 | GCLK_SERCOM2_CORE | SERCOM2_CORE | | 0x17 | GCLK_SERCOM3_CORE | SERCOM3_CORE | | 0x18 | GCLK_SERCOM4_CORE | SERCOM4_CORE | | 0x19 | GCLK_SERCOM5_CORE | SERCOM5_CORE | | 0x1A | GCLK_TCC0, GCLK_TCC1 | TCC0,TCC1 | | 0x1B | GCLK_TCC2, GCLK_TC3 | TCC2,TC3 | | 0x1C | GCLK_TC4, GCLK_TC5 | TC4,TC5 | | Value | Name | Description | |----------|--------------------|-------------| | 0x1D | GCLK_TC6, GCLK_TC7 | TC6,TC7 | | 0x1E | GCLK_ADC | ADC | | 0x1F | GCLK_AC_DIG | AC_DIG | | 0x20 | GCLK_AC1_DIG | AC1_DIG | | 0x21 | GCLK_AC_ANA | AC_ANA | | 0x22 | GCLK_AC1_ANA | AC1_ANA | | 0x23 | GCLK_DAC | DAC | | 0x24 | - | Reserved | | 0x25 | - | Reserved | | 0x26 | - | Reserved | | 0x27-0x3 | - | Reserved | | F | | | #### 15.8.4 Generic Clock Generator Control Name: GENCTRL Offset: 0x4 **Reset:** 0x00000000 Property: Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----------|--------|-----|----------|------|-------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | RUNSTDBY | DIVSEL | OE | OOV | IDC | GENEN | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | SRC[4:0] | | | | Access | | | | R/W | R/W | R/W | R/W | R/W | | Reset | | | | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | ID[; | 3:0] | | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | ## Bit 21 – RUNSTDBY: Run in Standby This bit is used to keep the generic clock generator running when it is configured to be output to its dedicated GCLK\_IO pin. If GENCTRL.OE is zero, this bit has no effect and the generic clock generator will only be running if a peripheral requires the clock. | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The generic clock generator is stopped in standby and the GCLK_IO pin state (one or zero) will be dependent on the setting in GENCTRL.OOV. | | 1 | The generic clock generator is kept running and output to its dedicated GCLK_IO pin during standby mode. | #### Bit 20 - DIVSEL: Divide Selection This bit is used to decide how the clock source used by the generic clock generator will be divided. If the clock source should not be divided, the DIVSEL bit must be zero and the GENDIV.DIV value for the corresponding generic clock generator must be zero or one. | Va | alue | Description | |----|------|----------------------------------------------------------------------------------| | 0 | | The generic clock generator equals the clock source divided by GENDIV.DIV. | | 1 | | The generic clock generator equals the clock source divided by 2^(GENDIV.DIV+1). | #### Bit 19 – OE: Output Enable This bit is used to enable output of the generated clock to GCLK\_IO when GCLK\_IO is not selected as a source in the GENCLK.SRC bit group. | Value | Description | |-------|--------------------------------------------------------------------------------| | 0 | The generic clock generator is not output. | | 1 | The generic clock generator is output to the corresponding GCLK_IO, unless the | | | corresponding GCLK_IO is selected as a source in the GENCLK.SRC bit group. | ### Bit 18 – OOV: Output Off Value This bit is used to control the value of GCLK\_IO when GCLK\_IO is not selected as a source in the GENCLK.SRC bit group. | Value | Description | |-------|--------------------------------------------------------------------------------------------| | 0 | The GCLK_IO will be zero when the generic clock generator is turned off or when the OE bit | | | is zero. | | 1 | The GCLK_IO will be one when the generic clock generator is turned off or when the OE bit | | | is zero. | #### Bit 17 - IDC: Improve Duty Cycle This bit is used to improve the duty cycle of the generic clock generator when odd division factors are used. | Value | Description | |-------|-------------------------------------------------------------------------------| | 0 | The generic clock generator duty cycle is not 50/50 for odd division factors. | | 1 | The generic clock generator duty cycle is 50/50. | #### Bit 16 - GENEN: Generic Clock Generator Enable This bit is used to enable and disable the generic clock generator. | Value | Description | |-------|------------------------------------------| | 0 | The generic clock generator is disabled. | | 1 | The generic clock generator is enabled. | #### Bits 12:8 - SRC[4:0]: Source Select These bits define the clock source to be used as the source for the generic clock generator, as shown in the table below. | Value | Name | Description | |---------------|-----------------|----------------------------------| | 0x00 | XOSC | XOSC oscillator output | | 0x01 | GCLKIN | Generator input pad | | 0x02 | GCLKGEN1 | Generic clock generator 1 output | | 0x03 | OSCULP32K | OSCULP32K oscillator output | | 0x04 | OSC32K | OSC32K oscillator output | | 0x05 | XOSC32KReserved | Reserved for future use | | 0x06 | OSC8M | OSC8M oscillator output | | 0x07 | DFLL48M | DFLL48M output | | 0x08 | FDPLL96M | FDPLL96M output | | 0x09-0x1<br>F | Reserved | Reserved for future use | ### Bits 3:0 - ID[3:0]: Generic Clock Generator Selection These bits select the generic clock generator that will be configured or read. The value of the ID bit group versus which generic clock generator is configured is shown in the next table. A power reset will reset the GENCTRL register for all IDs, including the generic clock generator used by the RTC. If a generic clock generator ID other than generic clock generator 0 is not a source of a "locked" generic clock or a source of the RTC generic clock, a user reset will reset the GENCTRL for this ID. After a power reset, the reset value of the GENCTRL register is as shown in the next table. | GCLK Generator ID | Reset Value after a Power Reset | |-------------------|---------------------------------| | 0x00 | 0x00010600 | | 0x01 | 0x00000001 | | 0x02 | 0x00010302 | | 0x03 | 0x00000003 | | 0x04 | 0x00000004 | | 0x05 | 0x00000005 | | 0x06 | 0x00000006 | | 0x07 | 0x00000007 | | 0x08 | 0x00000008 | After a user reset, the reset value of the GENCTRL register is as shown in the table below. | GCLK<br>Generator ID | Reset Value after a User Reset | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x00 | 0x00010600 | | 0x01 | 0x00000001 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | GCLK<br>Generator ID | Reset Value after a User Reset | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x02 | 0x00010302 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x03 | 0x00000003 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x04 | 0x00000004 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x05 | 0x00000005 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x06 | 0x00000006 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x07 | 0x00000007 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x08 | 0x00000008 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | Value | Name | Description | |---------|----------|---------------------------| | 0x0 | GCLKGEN0 | Generic clock generator 0 | | 0x1 | GCLKGEN1 | Generic clock generator 1 | | 0x2 | GCLKGEN2 | Generic clock generator 2 | | 0x3 | GCLKGEN3 | Generic clock generator 3 | | 0x4 | GCLKGEN4 | Generic clock generator 4 | | 0x5 | GCLKGEN5 | Generic clock generator 5 | | 0x6 | GCLKGEN6 | Generic clock generator 6 | | 0x7 | GCLKGEN7 | Generic clock generator 7 | | 0x8 | GCLKGEN8 | Generic clock generator 8 | | 0x9-0xF | Reserved | | ## 15.8.5 Generic Clock Generator Division Name: GENDIV Offset: 0x8 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|------|-------|-----|------|-----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DIV[ | 15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DIV | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | ID[ | 3:0] | | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | ## Bits 23:8 - DIV[15:0]: Division Factor These bits apply a division on each selected generic clock generator. The number of DIV bits each generator has can be seen in the next table. Writes to bits above the specified number will be ignored. | Generator | Division Factor Bits | |--------------------------------|-------------------------------------| | Generic clock generator 0 | 8 division factor bits - DIV[7:0] | | Generic clock generator 1 | 16 division factor bits - DIV[15:0] | | Generic clock generators 2 | 5 division factor bits - DIV[4:0] | | Generic clock generators 3 - 8 | 8 division factor bits - DIV[7:0] | ## Bits 3:0 – ID[3:0]: Generic Clock Generator Selection These bits select the generic clock generator on which the division factor will be applied, as shown in the table below. | Values | Description | |--------|---------------------------| | 0x0 | Generic clock generator 0 | | 0x1 | Generic clock generator 1 | | 0x2 | Generic clock generator 2 | | 0x3 | Generic clock generator 3 | | 0x4 | Generic clock generator 4 | | 0x5 | Generic clock generator 5 | | Values | Description | |---------|---------------------------| | 0x6 | Generic clock generator 6 | | 0x7 | Generic clock generator 7 | | 0x8 | Generic clock generator 8 | | 0x9-0xF | Reserved | A power reset will reset the GENDIV register for all IDs, including the generic clock generator used by the RTC. If a generic clock generator ID other than generic clock generator 0 is not a source of a ,"locked" generic clock or a source of the RTC generic clock, a user reset will reset the GENDIV for this ID. After a power reset, the reset value of the GENDIV register is as shown in the next table. | GCLK Generator ID | Reset Value after a Power Reset | |-------------------|---------------------------------| | 0x00 | 0x0000000 | | 0x01 | 0x00000001 | | 0x02 | 0x00000002 | | 0x03 | 0x00000003 | | 0x04 | 0x00000004 | | 0x05 | 0x00000005 | | 0x06 | 0x0000006 | | 0x07 | 0x00000007 | | 0x08 | 0x00000008 | After a user reset, the reset value of the GENDIV register is as shown in next table. | GCLK<br>Generator ID | Reset Value after a User Reset | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x00 | 0x0000000 | | 0x01 | 0x00000001 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x02 | 0x00000002 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x03 | 0x00000003 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | GCLK<br>Generator ID | Reset Value after a User Reset | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x04 | 0x00000004 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x05 | 0x00000005 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x06 | 0x00000006 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x07 | 0x00000007 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | | 0x08 | 0x00000008 if the generator is not used by the RTC and not a source of a 'locked' generic clock No change if the generator is used by the RTC or used by a GCLK with a WRTLOCK as one | # 16. PM – Power Manager #### 16.1 Overview The Power Manager (PM) controls the reset, clock generation and sleep modes of the device. Utilizing a main clock chosen from a large number of clock sources from the GCLK, the clock controller provides synchronous system clocks to the CPU and the modules connected to the AHB and the APBx bus. The synchronous system clocks are divided into a number of clock domains; one for the CPU and AHB and one for each APBx. Any synchronous system clock can be changed at run-time during normal operation. The clock domains can run at different speeds, enabling the user to save power by running peripherals at a relatively low clock frequency, while maintaining high CPU performance. In addition, the clock can be masked for individual modules, enabling the user to minimize power consumption. Before entering the STANDBY sleep mode the user must make sure that a significant amount of clocks and peripherals are disabled, so that the voltage regulator is not overloaded. This is because during STANDBY sleep mode the internal voltage regulator will be in low power mode. Various sleep modes are provided in order to fit power consumption requirements. This enables the PM to stop unused modules in order to save power. In active mode, the CPU is executing application code. When the device enters a sleep mode, program execution is stopped and some modules and clock domains are automatically switched off by the PM according to the sleep mode. The application code decides which sleep mode to enter and when. Interrupts from enabled peripherals and all enabled reset sources can restore the device from a sleep mode to active mode. The PM also contains a reset controller to collect all possible reset sources. It issues a device reset and sets the device to its initial state, and allows the reset source to be identified by software. #### 16.2 Features - Reset control - Reset the microcontroller and set it to an initial state according to the reset source - Multiple reset sources - Power reset sources: POR, BOD12, BOD33 - User reset sources: External reset (RESET), Watchdog Timer reset, software reset - Reset status register for reading the reset source from the application code - Clock control - Controls CPU, AHB and APB system clocks - Multiple clock sources and division factor from GCLK - Clock prescaler with 1x to 128x division - Safe run-time clock switching from GCLK - Module-level clock gating through maskable peripheral clocks - Power management control - Sleep modes: IDLE, STANDBY - SleepWalking support on GCLK clocks # 16.3 Block Diagram Figure 16-1. PM Block Diagram # 16.4 Signal Description | Signal Name | Туре | Description | |-------------|---------------|----------------| | RESET | Digital input | External reset | Refer to *I/O Multiplexing and Considerations* for details on the pin mapping for this peripheral. One signal can be mapped on several pins. #### **Related Links** I/O Multiplexing and Considerations ## 16.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. ## 16.5.1 I/O Lines Not applicable. ## 16.5.2 Power Management Not applicable. #### 16.5.3 Clocks The PM bus clock (CLK\_PM\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_PM\_APB can be found in *Peripheral Clock Default State* table in the *Peripheral Clock Masking* section. If this clock is disabled in the Power Manager, it can only be re-enabled by a reset. A generic clock (GCLK\_MAIN) is required to generate the main clock. The clock source for GCLK\_MAIN is configured by default in the Generic Clock Controller, and can be re-configured by the user if needed. Refer to GCLK – Generic Clock Controller for details. #### **Related Links** Peripheral Clock Masking GCLK - Generic Clock Controller #### 16.5.3.1 Main Clock The main clock (CLK\_MAIN) is the common source for the synchronous clocks. This is fed into the common 8-bit prescaler that is used to generate synchronous clocks to the CPU, AHB and APBx modules. #### 16.5.3.2 CPU Clock The CPU clock (CLK\_CPU) is routed to the CPU. Halting the CPU clock inhibits the CPU from executing instructions. #### 16.5.3.3 AHB Clock The AHB clock (CLK\_AHB) is the root clock source used by peripherals requiring an AHB clock. The AHB clock is always synchronous to the CPU clock and has the same frequency, but may run even when the CPU clock is turned off. A clock gate is inserted from the common AHB clock to any AHB clock of a peripheral. ## 16.5.3.4 APBx Clocks The APBx clock (CLK\_APBX) is the root clock source used by modules requiring a clock on the APBx bus. The APBx clock is always synchronous to the CPU clock, but can be divided by a prescaler, and will run even when the CPU clock is turned off. A clock gater is inserted from the common APB clock to any APBx clock of a module on APBx bus. #### 16.5.4 DMA Not applicable. #### 16.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the PM interrupt requires the Interrupt Controller to be configured first. Refer to *Nested Vector Interrupt Controller* for details. ## **Related Links** Nested Vector Interrupt Controller #### 16.5.6 Events Not applicable. #### 16.5.7 Debug Operation When the CPU is halted in debug mode, the PM continues normal operation. In sleep mode, the clocks generated from the PM are kept running to allow the debugger accessing any modules. As a consequence, power measurements are not possible in debug mode. ## 16.5.8 Register Access Protection Registers with write-access can be optionally write-protected by the Peripheral Access Controller (PAC), except the following: - Interrupt Flag register (INTFLAG). - Reset Cause register (RCAUSE). **Note:** Optional write-protection is indicated by the "PAC Write-Protection" property in the register description. Write-protection does not apply for accesses through an external debugger. Refer to *PAC – Peripheral Access Controller* for details. #### **Related Links** PAC - Peripheral Access Controller ## 16.5.9 Analog Connections Not applicable. ## 16.6 Functional Description #### 16.6.1 Principle of Operation #### 16.6.1.1 Synchronous Clocks The GCLK\_MAIN clock from GCLK module provides the source for the main clock, which is the common root for the synchronous clocks for the CPU and APBx modules. The main clock is divided by an 8-bit prescaler, and each of the derived clocks can run from any tapping off this prescaler or the undivided main clock, as long as $f_{CPU} \ge f_{APBx}$ . The synchronous clock source can be changed on the fly to respond to varying load in the application. The clocks for each module in each synchronous clock domain can be individually masked to avoid power consumption in inactive modules. Depending on the sleep mode, some clock domains can be turned off (see Table 16-4). #### 16.6.1.2 Reset Controller The Reset Controller collects the various reset sources and generates reset for the device. The device contains a power-on-reset (POR) detector, which keeps the system reset until power is stable. This eliminates the need for external reset circuitry to guarantee stable operation when powering up the device. #### 16.6.1.3 Sleep Mode Controller In ACTIVE mode, all clock domains are active, allowing software execution and peripheral operation. The PM Sleep Mode Controller allows the user to choose between different sleep modes depending on application requirements, to save power (see Table 16-4). #### 16.6.2 Basic Operation #### 16.6.2.1 Initialization After a power-on reset, the PM is enabled and the Reset Cause register indicates the POR source (RCAUSE.POR). The default clock source of the GCLK\_MAIN clock is started and calibrated before the CPU starts running. The GCLK\_MAIN clock is selected as the main clock without any division on the prescaler. The device is in the ACTIVE mode. By default, only the necessary clocks are enabled (see Table 16-1). ## 16.6.2.2 Enabling, Disabling and Resetting The PM module is always enabled and can not be reset. #### 16.6.2.3 Selecting the Main Clock Source Refer to GCLK - Generic Clock Controller for details on how to configure the main clock source. #### Related Links GCLK - Generic Clock Controller #### 16.6.2.4 Selecting the Synchronous Clock Division Ratio The main clock feeds an 8-bit prescaler, which can be used to generate the synchronous clocks. By default, the synchronous clocks run on the undivided main clock. The user can select a prescaler division for the CPU clock by writing the CPU Prescaler Selection bits in the CPU Select register (CPUSEL.CPUDIV), resulting in a CPU clock frequency determined by this equation: $$f_{\text{CPU}} = \frac{f_{\text{main}}}{2^{\text{CPUDIV}}}$$ Similarly, the clock for the APBx can be divided by writing their respective registers (APBxSEL.APBxDIV). To ensure correct operation, frequencies must be selected so that $f_{CPU} \ge f_{APBx}$ . Also, frequencies must never exceed the specified maximum frequency for each clock domain. Note: The AHB clock is always equal to the CPU clock. CPUSEL and APBxSEL can be written without halting or disabling peripheral modules. Writing CPUSEL and APBxSEL allows a new clock setting to be written to all synchronous clocks at the same time. It is possible to keep one or more clocks unchanged. This way, it is possible to, for example, scale the CPU speed according to the required performance, while keeping the APBx frequency constant. Figure 16-2. Synchronous Clock Selection and Prescaler #### 16.6.2.5 Clock Ready Flag There is a slight delay from when CPUSEL and APBxSEL are written until the new clock setting becomes effective. During this interval, the Clock Ready flag in the Interrupt Flag Status and Clear register (INTFLAG.CKRDY) will read as zero. If CKRDY in the INTENSET register is written to one, the Power Manager interrupt can be triggered when the new clock setting is effective. CPUSEL must not be rewritten while CKRDY is zero, or the system may become unstable or hang. #### 16.6.2.6 Peripheral Clock Masking It is possible to disable or enable the clock for a peripheral in the AHB or APBx clock domain by writing the corresponding bit in the Clock Mask register (APBxMASK) to zero or one. Refer to the table below for the default state of each of the peripheral clocks. Table 16-1. Peripheral Clock Default State | Peripheral Clock | Default State | |------------------|---------------| | CLK_PAC0_APB | Enabled | | CLK_PM_APB | Enabled | | CLK_SYSCTRL_APB | Enabled | | CLK_GCLK_APB | Enabled | | CLK_WDT_APB | Enabled | | CLK_RTC_APB | Enabled | | CLK_EIC_APB | Enabled | | CLK_PAC1_APB | Enabled | | CLK_DSU_APB | Enabled | | CLK_NVMCTRL_APB | Enabled | | CLK_PORT_APB | Enabled | | CLK_HMATRIX_APB | Enabled | | CLK_PAC2_APB | Disabled | | CLK_SERCOMx_APB | Disabled | | CLK_TCx_APB | Disabled | | CLK_ADC_APB | Enabled | | CLK_ACx_APB | Disabled | | CLK_DAC_APB | Disabled | | CLK_DMAC_APB | Enabled | | CLK_TCCx_APB | Disabled | When the APB clock for a module is not provided its registers cannot be read or written. The module can be re-enabled later by writing the corresponding mask bit to one. A module may be connected to several clock domains (for instance, AHB and APB), in which case it will have several mask bits. **Note:** Clocks should only be switched off if it is certain that the module will not be used. Switching off the clock for the NVM Controller (NVMCTRL) will cause a problem if the CPU needs to read from the flash memory. Switching off the clock to the Power Manager (PM), which contains the mask registers, or the corresponding APBx bridge, will make it impossible to write the mask registers again. In this case, they can only be re-enabled by a system reset. #### 16.6.2.7 Reset Controller The latest reset cause is available in RCAUSE, and can be read during the application boot sequence in order to determine proper action. There are two groups of reset sources: - Power Reset: Resets caused by an electrical issue. - User Reset: Resets caused by the application. The table below lists the parts of the device that are reset, depending on the reset type. Table 16-2. Effects of the Different Reset Events | | Power Reset | User Reset | | |----------------------------------------------------------------------------------------|----------------------|----------------|---------------------------| | | POR, BOD12,<br>BOD33 | External Reset | WDT Reset,<br>SysResetReq | | RTC All the 32kHz sources WDT with ALWAYSON feature Generic Clock with WRTLOCK feature | Y | N | N | | Debug logic | Υ | Υ | N | | Others | Υ | Υ | Υ | The external reset is generated when pulling the RESET pin low. This pin has an internal pull-up, and does not need to be driven externally during normal operation. The POR, BOD12 and BOD33 reset sources are generated by their corresponding module in the System Controller Interface (SYSCTRL). The WDT reset is generated by the Watchdog Timer. The System Reset Request (SysResetReq) is a software reset generated by the CPU when asserting the SYSRESETREQ bit located in the Reset Control register of the CPU (See the ARM® Cortex® Technical Reference Manual on http://www.arm.com). Figure 16-3. Reset Controller ## 16.6.2.8 Sleep Mode Controller Sleep mode is activated by the Wait For Interrupt instruction (WFI). The Idle bits in the Sleep Mode register (SLEEP.IDLE) and the SLEEPDEEP bit of the System Control register of the CPU should be used as argument to select the level of the sleep mode. There are two main types of sleep mode: - IDLE mode: The CPU is stopped. Optionally, some synchronous clock domains are stopped, depending on the IDLE argument. Regulator operates in normal mode. - STANDBY mode: All clock sources are stopped, except those where the RUNSTDBY bit is set. Regulator operates in low-power mode. Before entering standby mode the user must make sure that a significant amount of clocks and peripherals are disabled, so that the voltage regulator is not overloaded. Table 16-3. Sleep Mode Entry and Exit Table | Mode | Level | Mode Entry | Wake-Up Sources | |------------------------|-------|--------------------------|--------------------------------------------------------------------| | IDLE | 0 | SCR.SLEEPDEEP = 0 | Synchronous <sup>(2)</sup> (APB, AHB), asynchronous <sup>(1)</sup> | | 1 SLEEP.IDLE=Level WFI | 1 | | Synchronous (APB), asynchronous | | | | Asynchronous | | | STANDBY | | SCR.SLEEPDEEP = 1<br>WFI | Asynchronous | #### Note: - 1. Asynchronous: interrupt generated on generic clock or external clock or external event. - 2. Synchronous: interrupt generated on the APB clock. Table 16-4. Sleep Mode Overview | Sleep | CPU | АНВ | АРВ | Oscillators | | | | Main | Regulator | RAM | |---------|-------|-------|-------|--------------|------------|-----------------------|------------------|-------|-----------|-----------| | Mode | Clock | Clock | Clock | ONDEMAND = 0 | | ONDEMAND = 1 | | Clock | Mode | Mode | | | | | | RUNSTDBY=0 | RUNSTDBY=1 | RUNSTDBY=0 RUNSTDBY=1 | | | | | | Idle 0 | Stop | Run | Run | Run | Run | Run if requested | Run if requested | Run | Normal | Normal | | Idle 1 | Stop | Stop | Run | Run | Run | Run if requested | Run if requested | Run | Normal | Normal | | Idle 2 | Stop | Stop | Stop | Run | Run | Run if requested | Run if requested | Run | Normal | Normal | | Standby | Stop | Stop | Stop | Stop | Run | Stop | Run if requested | Stop | Low power | Low power | #### **IDLE Mode** The IDLE modes allow power optimization with the fastest wake-up time. The CPU is stopped. To further reduce power consumption, the user can disable the clocking of modules and clock sources by configuring the SLEEP.IDLE bit group. The module will be halted regardless of the bit settings of the mask registers in the Power Manager (PM.AHBMASK, PM.APBxMASK). Regulator operates in normal mode. - Entering IDLE mode: The IDLE mode is entered by executing the WFI instruction. Additionally, if the SLEEPONEXIT bit in the ARM Cortex System Control register (SCR) is set, the IDLE mode will also be entered when the CPU exits the lowest priority ISR. This mechanism can be useful for applications that only require the processor to run when an interrupt occurs. Before entering the IDLE mode, the user must configure the IDLE mode configuration bit group and must write a zero to the SCR.SLEEPDEEP bit. - Exiting IDLE mode: The processor wakes the system up when it detects the occurrence of any interrupt that is not masked in the NVIC Controller with sufficient priority to cause exception entry. The system goes back to the ACTIVE mode. The CPU and affected modules are restarted. #### **STANDBY Mode** The STANDBY mode allows achieving very low power consumption. In this mode, all clocks are stopped except those which are kept running if requested by a running module or have the ONDEMAND bit set to zero. For example, the RTC can operate in STANDBY mode. In this case, its Generic Clock clock source will also be enabled. The regulator and the RAM operate in low-power mode. A SLEEPONEXIT feature is also available. - Entering STANDBY mode: This mode is entered by executing the WFI instruction with the SCR.SLEEPDEEP bit of the CPU is written to 1. - Exiting STANDBY mode: Any peripheral able to generate an asynchronous interrupt can wake up the system. For example, a module running on a Generic clock can trigger an interrupt. When the enabled asynchronous wake-up event occurs and the system is woken up, the device will either execute the interrupt service routine or continue the normal program execution according to the Priority Mask Register (PRIMASK) configuration of the CPU. ## 16.6.3 SleepWalking SleepWalking is the capability for a device to temporarily wak-eup clocks for peripheral to perform a task without waking-up the CPU in STANDBY sleep mode. At the end of the sleepwalking task, the device can either be waken-up by an interrupt (from a peripheral involved in SleepWalking) or enter again into STANDBY sleep mode. In this device, SleepWalking is supported only on GCLK clocks by using the on-demand clock principle of the clock sources. Refer to *On-demand, Clock Requests* for more details. #### Related Links On-demand, Clock Requests ## 16.6.4 DMA Operation Not applicable. ## 16.6.5 Interrupts The peripheral has the following interrupt sources: · Clock Ready flag Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear (INTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the peripheral is reset. An interrupt flag is cleared by writing a one to the corresponding bit in the INTFLAG register. Each peripheral can have one interrupt request line per interrupt source or one common interrupt request line for all the interrupt sources. Refer to *Nested Vector Interrupt Controller* for details. If the peripheral has one common interrupt request line for all the interrupt sources, the user must read the INTFLAG register to determine which interrupt condition is present. #### Related Links Nested Vector Interrupt Controller ## 16.6.6 Events Not applicable. #### 16.6.7 Sleep Mode Operation In all IDLE sleep modes, the power manager is still running on the selected main clock. In STANDDBY sleep mode, the power manager is frozen and is able to go back to ACTIVE mode upon any asynchronous interrupt. # 16.7 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------|----------|----------|---------|---------|---------|---------|---------|---------|--------------|-------| | 0x00 | CTRL | 7:0 | | | | | | | | | | 0x01 | SLEEP | 7:0 | | | | | | | IDLE | [1:0] | | 0x02 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x07 | | | | | | | | | | | | 0x08 | CPUSEL | 7:0 | | | | | | | CPUDIV[2:0] | | | 0x09 | APBASEL | 7:0 | | | | | | | APBADIV[2:0] | | | 0x0A | APBBSEL | 7:0 | | | | | | | APBBDIV[2:0] | | | 0x0B | APBCSEL | 7:0 | | | | | | | APBCDIV[2:0] | | | 0x0C | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x13 | | | | | | | | | | | | 0x14 | | 7:0 | | | DMAC | NVMCTRL | DSU | HPB2 | HPB1 | HPB0 | | 0x15 | AHBMASK | 15:8 | | | | | | | | | | 0x16 | AUDINASK | 23:16 | | | | | | | | | | 0x17 | | 31:24 | | | | | | | | | | 0x18 | | 7:0 | | EIC | RTC | WDT | GCLK | SYSCTRL | PM | PAC0 | | 0x19 | APBAMASK | 15:8 | | | | | | | | | | 0x1A | AFBAMASK | 23:16 | | | | | | | | | | 0x1B | | 31:24 | | | | | | | | | | 0x1C | | 7:0 | | | | DMAC | PORT | NVMCTRL | DSU | PAC1 | | 0x1D | APBBMASK | 15:8 | | | | | | | | | | 0x1E | AFBBWASK | 23:16 | | | | | | | | | | 0x1F | | 31:24 | | | | | | | | | | 0x20 | | 7:0 | SERCOM5 | SERCOM4 | SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS | PAC2 | | 0x21 | APBCMASK | 15:8 | TC7 | TC6 | TC5 | TC4 | TC3 | TCC2 | TCC1 | TCC0 | | 0x22 | AFBOMASK | 23:16 | | | AC1 | | | DAC | AC | ADC | | 0x23 | | 31:24 | | | | | | | | | | 0x24 | | | | | | | | | | | | ••• | Reserved | | | | | | | | | | | 0x33 | | | | | | | | | | | | 0x34 | INTENCLR | 7:0 | | | | | | | | CKRDY | | 0x35 | INTENSET | 7:0 | | | | | | | | CKRDY | | 0x36 | INTFLAG | 7:0 | | | | | | | | CKRDY | | 0x37 | Reserved | | | | | | | | | | | 0x38 | RCAUSE | 7:0 | | SYST | WDT | EXT | | BOD33 | BOD12 | POR | # 16.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Exception for APBASEL, APBBSEL and APBCSEL: These registers must only be accessed with 8-bit access. Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. #### 16.8.1 Control Name: CTRL Offset: 0x00 Reset: 0x00 Property: Write-Protected Access Reset ## 16.8.2 Sleep Mode Name: SLEEP Offset: 0x01 Reset: 0x00 Property: Write-Protected ## Bits 1:0 - IDLE[1:0]: Idle Mode Configuration These bits select the Idle mode configuration after a WFI instruction. | IDLE[1:0] | Name | Description | |-----------|------|------------------------------------------------| | 0x0 | CPU | The CPU clock domain is stopped | | 0x1 | AHB | The CPU and AHB clock domains are stopped | | 0x2 | APB | The CPU, AHB and APB clock domains are stopped | | 0x3 | | Reserved | ## 16.8.3 CPU Clock Select Name: CPUSEL Offset: 0x08 Reset: 0x00 Property: Write-Protected ## Bits 2:0 - CPUDIV[2:0]: CPU Prescaler Selection These bits define the division ratio of the main clock prescaler (2<sup>n</sup>). | CPUDIV[2:0] | Name | Description | |-------------|--------|---------------| | 0x0 | DIV1 | Divide by 1 | | 0x1 | DIV2 | Divide by 2 | | 0x2 | DIV4 | Divide by 4 | | 0x3 | DIV8 | Divide by 8 | | 0x4 | DIV16 | Divide by 16 | | 0x5 | DIV32 | Divide by 32 | | 0x6 | DIV64 | Divide by 64 | | 0x7 | DIV128 | Divide by 128 | ## 16.8.4 APBA Clock Select Name: APBASEL Offset: 0x09 Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|---|-----|--------------|-----|--| | | | | | | | | APBADIV[2:0] | | | | Access | | | • | | | R/W | R/W | R/W | | | Reset | | | | | | 0 | 0 | 0 | | ## Bits 2:0 - APBADIV[2:0]: APBA Prescaler Selection These bits define the division ratio of the APBA clock prescaler (2<sup>n</sup>). | APBADIV[2:0] | Name | Description | |--------------|--------|---------------| | 0x0 | DIV1 | Divide by 1 | | 0x1 | DIV2 | Divide by 2 | | 0x2 | DIV4 | Divide by 4 | | 0x3 | DIV8 | Divide by 8 | | 0x4 | DIV16 | Divide by 16 | | 0x5 | DIV32 | Divide by 32 | | 0x6 | DIV64 | Divide by 64 | | 0x7 | DIV128 | Divide by 128 | ## 16.8.5 APBB Clock Select Name: APBBSEL Offset: 0x0A Reset: 0x00 Property: Write-Protected ## Bits 2:0 - APBBDIV[2:0]: APBB Prescaler Selection These bits define the division ratio of the APBB clock prescaler (2<sup>n</sup>). | APBBDIV[2:0] | Name | Description | |--------------|--------|---------------| | 0x0 | DIV1 | Divide by 1 | | 0x1 | DIV2 | Divide by 2 | | 0x2 | DIV4 | Divide by 4 | | 0x3 | DIV8 | Divide by 8 | | 0x4 | DIV16 | Divide by 16 | | 0x5 | DIV32 | Divide by 32 | | 0x6 | DIV64 | Divide by 64 | | 0x7 | DIV128 | Divide by 128 | ## 16.8.6 APBC Clock Select Name: APBCSEL Offset: 0x0B Reset: 0x00 Property: Write-Protected ## Bits 2:0 - APBCDIV[2:0]: APBC Prescaler Selection These bits define the division ratio of the APBC clock prescaler (2<sup>n</sup>). | APBCDIV[2:0] | Name | Description | |--------------|------|-------------| | 0x0 | DIV1 | Divide by 1 | | 0x1 | DIV2 | Divide by 2 | | APBCDIV[2:0] | Name | Description | |--------------|--------|---------------| | 0x2 | DIV4 | Divide by 4 | | 0x3 | DIV8 | Divide by 8 | | 0x4 | DIV16 | Divide by 16 | | 0x5 | DIV32 | Divide by 32 | | 0x6 | DIV64 | Divide by 64 | | 0x7 | DIV128 | Divide by 128 | ## 16.8.7 AHB Mask Name: AHBMASK Offset: 0x14 **Reset:** 0x0000007F **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|------|---------|-----|------|------|------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DMAC | NVMCTRL | DSU | HPB2 | HPB1 | HPB0 | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 1 | 1 | 1 | 1 | 1 | 1 | ## Bit 5 - DMAC: DMAC AHB Clock Mask | Value | Description | |-------|----------------------------------------| | 0 | The AHB clock for the DMAC is stopped. | | 1 | The AHB clock for the DMAC is enabled. | ## Bit 4 - NVMCTRL: NVMCTRL AHB Clock Mask | Value | Description | |-------|-------------------------------------------| | 0 | The AHB clock for the NVMCTRL is stopped. | | 1 | The AHB clock for the NVMCTRL is enabled. | ## Bit 3 - DSU: DSU AHB Clock Mask | Value | Description | |-------|---------------------------------------| | 0 | The AHB clock for the DSU is stopped. | | 1 | The AHB clock for the DSU is enabled. | ## Bit 2 - HPB2: HPB2 AHB Clock Mask | Value | Description | |-------|----------------------------------------| | 0 | The AHB clock for the HPB2 is stopped. | | 1 | The AHB clock for the HPB2 is enabled. | #### Bit 1 - HPB1: HPB1 AHB Clock Mask | ٧ | alue | Description | |---|------|----------------------------------------| | 0 | | The AHB clock for the HPB1 is stopped. | | 1 | | The AHB clock for the HPB1 is enabled. | ## Bit 0 - HPB0: HPB0 AHB Clock Mask | Value | Description | |-------|----------------------------------------| | 0 | The AHB clock for the HPB0 is stopped. | | 1 | The AHB clock for the HPB0 is enabled. | ## 16.8.8 APBA Mask Name: APBAMASK Offset: 0x18 **Reset:** 0x0000007F **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|-----|-----|-----|------|---------|-----|------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | EIC | RTC | WDT | GCLK | SYSCTRL | PM | PAC0 | | Access | | R/W | Reset | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## Bit 6 - EIC: EIC APB Clock Enable | Value | Description | |-------|----------------------------------------| | 0 | The APBA clock for the EIC is stopped. | | 1 | The APBA clock for the EIC is enabled. | ## Bit 5 - RTC: RTC APB Clock Enable | Value | Description | |-------|----------------------------------------| | 0 | The APBA clock for the RTC is stopped. | | 1 | The APBA clock for the RTC is enabled. | ## Bit 4 - WDT: WDT APB Clock Enable | Value | Description | |-------|----------------------------------------| | 0 | The APBA clock for the WDT is stopped. | | 1 | The APBA clock for the WDT is enabled. | ## Bit 3 - GCLK: GCLK APB Clock Enable | 1 | Value | Description | |---|-------|-----------------------------------------| | | 0 | The APBA clock for the GCLK is stopped. | | | 1 | The APBA clock for the GCLK is enabled. | ## Bit 2 - SYSCTRL: SYSCTRL APB Clock Enable | Value | Description | |-------|--------------------------------------------| | 0 | The APBA clock for the SYSCTRL is stopped. | | 1 | The APBA clock for the SYSCTRL is enabled. | #### Bit 1 - PM: PM APB Clock Enable | 1 | /alue | Description | |---|-------|---------------------------------------| | ( | ) | The APBA clock for the PM is stopped. | | • | | The APBA clock for the PM is enabled. | ## Bit 0 - PAC0: PAC0 APB Clock Enable | Value | Description | |-------|-----------------------------------------| | 0 | The APBA clock for the PAC0 is stopped. | | 1 | The APBA clock for the PAC0 is enabled. | #### 16.8.9 APBB Mask Name: APBBMASK Offset: 0x1C **Reset:** 0x0000007F **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|------|------|---------|-----|------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DMAC | PORT | NVMCTRL | DSU | PAC1 | | Access | | | | R/W | R/W | R/W | R/W | R/W | | Reset | | | | 1 | 1 | 1 | 1 | 1 | ## Bit 4 - DMAC: DMAC APB Clock Enable | Valu | ıe | Description | |------|----|-----------------------------------------| | 0 | | The APBB clock for the DMAC is stopped. | | 1 | | The APBB clock for the DMAC is enabled. | ## Bit 3 - PORT: PORT APB Clock Enable | Value | Description | |-------|-----------------------------------------| | 0 | The APBB clock for the PORT is stopped. | | 1 | The APBB clock for the PORT is enabled. | ## Bit 2 - NVMCTRL: NVMCTRL APB Clock Enable | Value | Description | |-------|--------------------------------------------| | 0 | The APBB clock for the NVMCTRL is stopped. | | 1 | The APBB clock for the NVMCTRL is enabled. | ## Bit 1 - DSU: DSU APB Clock Enable | V | alue | Description | |---|------|----------------------------------------| | 0 | | The APBB clock for the DSU is stopped. | | 1 | | The APBB clock for the DSU is enabled. | ## Bit 0 - PAC1: PAC1 APB Clock Enable | Value | Description | |-------|-----------------------------------------| | 0 | The APBB clock for the PAC1 is stopped. | | 1 | The APBB clock for the PAC1 is enabled. | ## 16.8.10 APBC Mask Name: APBCMASK Offset: 0x20 **Reset:** 0x00010000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|---------|---------|---------|---------|---------|-------|------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | AC1 | | | DAC | AC | ADC | | Access | R | R | R/W | R | R | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TC7 | TC6 | TC5 | TC4 | TC3 | TCC2 | TCC1 | TCC0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SERCOM5 | SERCOM4 | SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS | PAC2 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 21 - AC1: AC1 APB Clock Enable | Valu | le Description | | |------|---------------------------------|---------| | 0 | The APBC clock for the AC1 is s | topped. | | 1 | The APBC clock for the AC1 is e | nabled. | ## Bit 18 - DAC: DAC APB Clock Enable | 1 | /alue | Description | |---|-------|----------------------------------------| | ( | ) | The APBC clock for the DAC is stopped. | | • | | The APBC clock for the DAC is enabled. | ## Bit 17 - AC: AC APB Clock Enable | Value | Description | |-------|---------------------------------------| | 0 | The APBC clock for the AC is stopped. | | 1 | The APBC clock for the AC is enabled. | ## Bit 16 - ADC: ADC APB Clock Enable | Value | Description | |-------|----------------------------------------| | 0 | The APBC clock for the ADC is stopped. | | 1 | The APBC clock for the ADC is enabled. | ## Bit 15 - TC7: TC7 APB Clock Enable | Value | Description | |-------|----------------------------------------| | 0 | The APBC clock for the TC7 is stopped. | | 1 | The APBC clock for the TC7 is enabled. | ## Bit 14 - TC6: TC6 APB Clock Enable | ı | Value | Description | |---|-------|----------------------------------------| | | 0 | The APBC clock for the TC6 is stopped. | | | 1 | The APBC clock for the TC6 is enabled. | #### Bit 13 - TC5: TC5 APB Clock Enable | Value | Description | |-------|----------------------------------------| | 0 | The APBC clock for the TC5 is stopped. | | 1 | The APBC clock for the TC5 is enabled. | ## Bit 12 - TC4: TC4 APB Clock Enable | Value | Description | |-------|----------------------------------------| | 0 | The APBC clock for the TC4 is stopped. | | 1 | The APBC clock for the TC4 is enabled. | ## Bit 11 - TC3: TC3 APB Clock Enable | Val | lue | Description | |-----|-----|----------------------------------------| | 0 | | The APBC clock for the TC3 is stopped. | | 1 | | The APBC clock for the TC3 is enabled. | #### Bit 10 - TCC2: TCC2 APB Clock Enable | Value | Description | |-------|-----------------------------------------| | 0 | The APBC clock for the TCC2 is stopped. | | 1 | The APBC clock for the TCC2 is enabled. | ## Bit 9 - TCC1: TCC1 APB Clock Enable | Value | Description | |-------|-----------------------------------------| | 0 | The APBC clock for the TCC1 is stopped. | | 1 | The APBC clock for the TCC1 is enabled. | ## Bit 8 - TCC0: TCC0 APB Clock Enable | Value | Description | |-------|-----------------------------------------| | 0 | The APBC clock for the TCC0 is stopped. | | 1 | The APBC clock for the TCC0 is enabled. | #### Bit 7 - SERCOM5: SERCOM5 APB Clock Enable | Value | Description | |-------|--------------------------------------------| | 0 | The APBC clock for the SERCOM5 is stopped. | | 1 | The APBC clock for the SERCOM5 is enabled. | ## Bit 6 - SERCOM4: SERCOM4 APB Clock Enable | Value | Description | |-------|--------------------------------------------| | 0 | The APBC clock for the SERCOM4 is stopped. | | 1 | The APBC clock for the SERCOM4 is enabled. | #### Bit 5 - SERCOM3: SERCOM3 APB Clock Enable | Value | Description | |-------|--------------------------------------------| | 0 | The APBC clock for the SERCOM3 is stopped. | | 1 | The APBC clock for the SERCOM3 is enabled. | #### Bit 4 - SERCOM2: SERCOM2 APB Clock Enable | Value | Description | |-------|--------------------------------------------| | 0 | The APBC clock for the SERCOM2 is stopped. | | 1 | The APBC clock for the SERCOM2 is enabled. | ## Bit 3 - SERCOM1: SERCOM1 APB Clock Enable | Value | Description | |-------|--------------------------------------------| | 0 | The APBC clock for the SERCOM1 is stopped. | | 1 | The APBC clock for the SERCOM1 is enabled. | ## Bit 2 - SERCOM0: SERCOM0 APB Clock Enable | Value | Description | |-------|--------------------------------------------| | 0 | The APBC clock for the SERCOM0 is stopped. | | 1 | The APBC clock for the SERCOM0 is enabled. | #### Bit 1 - EVSYS: EVSYS APB Clock Enable | Value | Description | |-------|------------------------------------------| | 0 | The APBC clock for the EVSYS is stopped. | | 1 | The APBC clock for the EVSYS is enabled. | ## Bit 0 - PAC2: PAC2 APB Clock Enable | Value | Description | |-------|-----------------------------------------| | 0 | The APBC clock for the PAC2 is stopped. | | 1 | The APBC clock for the PAC2 is enabled. | ## 16.8.11 Interrupt Enable Clear Name: INTENCLR **Offset:** 0x34 **Reset:** 0x00 **Property:** Write-Protected ## Bit 0 - CKRDY: Clock Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Clock Ready Interrupt Enable bit and the corresponding interrupt request. | Value | Description | |-------|--------------------------------------------------------------------------------------------| | 0 | The Clock Ready interrupt is disabled. | | 1 | The Clock Ready interrupt is enabled and will generate an interrupt request when the Clock | | | Ready Interrupt flag is set. | ### 16.8.12 Interrupt Enable Set Name: INTENSET Offset: 0x35 Reset: 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|-------| | | | | | | | | | CKRDY | | Access | | | | | | | | R/W | | Reset | | | | | | | | 0 | ## Bit 0 - CKRDY: Clock Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Clock Ready Interrupt Enable bit and enable the Clock Ready interrupt. | Value | Description | |-------|----------------------------------------| | 0 | The Clock Ready interrupt is disabled. | | 1 | The Clock Ready interrupt is enabled. | ## 16.8.13 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x36 Reset: 0x00 Property: - ## Bit 0 - CKRDY: Clock Ready This flag is cleared by writing a one to the flag. This flag is set when the synchronous CPU and APBx clocks have frequencies as indicated in the CPUSEL and APBxSEL registers, and will generate an interrupt if INTENCLR/SET.CKRDY is one. Writing a zero to this bit has no effect. 40001883A-page 133 Writing a one to this bit clears the Clock Ready Interrupt flag. #### 16.8.14 Reset Cause Name: RCAUSE Offset: 0x38 Reset: 0x01 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|------|-----|-----|---|-------|-------|-----| | | | SYST | WDT | EXT | | BOD33 | BOD12 | POR | | Access | | R | R | R | | R | R | R | | Reset | | 0 | 0 | 0 | | 0 | 0 | 1 | ## Bit 6 – SYST: System Reset Request This bit is set if a system reset request has been performed. Refer to the Cortex processor documentation for more details. ## Bit 5 – WDT: Watchdog Reset This flag is set if a Watchdog Timer reset occurs. ## Bit 4 - EXT: External Reset This flag is set if an external reset occurs. #### Bit 2 - BOD33: Brown Out 33 Detector Reset This flag is set if a BOD33 reset occurs. ## Bit 1 - BOD12: Brown Out 12 Detector Reset This flag is set if a BOD12 reset occurs. ## Bit 0 - POR: Power On Reset This flag is set if a POR occurs. © 2017 Microchip Technology Inc. Datasheet Complete # 17. SYSCTRL - System Controller #### 17.1 Overview The System Controller (SYSCTRL) provides a user interface to the clock sources, brown out detectors, on-chip voltage regulator and voltage reference of the device. Through the interface registers, it is possible to enable, disable, calibrate and monitor the SYSCTRL subperipherals. All sub-peripheral statuses are collected in the Power and Clocks Status register (PCLKSR). They can additionally trigger interrupts upon status changes via the INTENSET (INTENSET), INTENCLR (INTENCLR) and INTFLAG (INTFLAG) registers. Additionally, BOD33 and BOD12 interrupts can be used to wake up the device from standby mode upon a programmed brown-out detection. #### 17.2 Features - 0.4-32MHz Crystal Oscillator (XOSC) - Tunable gain control - Programmable start-up time - Crystal or external input clock on XIN I/O - 32.768kHz High Accuracy Internal Oscillator (OSC32K) - Frequency fine tuning - Programmable start-up time - 32.768kHz Ultra Low Power Internal Oscillator (OSCULP32K) - Ultra low power, always-on oscillator - Frequency fine tuning - Calibration value loaded from Flash Factory Calibration at reset - 8MHz Internal Oscillator (OSC8M) - Fast startup - Output frequency fine tuning - 4/2/1MHz divided output frequencies available - Calibration value loaded from Flash Factory Calibration at reset - Digital Frequency Locked Loop (DFLL48M) - Internal oscillator with no external components - 48MHz output frequency - Operates standalone as a high-frequency programmable oscillator in open loop mode - Operates as an accurate frequency multiplier against a known frequency in closed loop mode - Fractional Digital Phase Locked Loop (FDPLL96M) - 48MHz to 96MHz output clock frequency - 32KHz to 2MHz input reference clock frequency range - Three possible sources for the reference clock - Adjustable proportional integral controller - Fractional part used to achieve 1/16th of reference clock step - 3.3V Brown-Out Detector (BOD33) - Programmable threshold - Threshold value loaded from Flash User Calibration at startup - Triggers resets or interrupts - Operating modes: - Continuous mode - Sampled mode for low power applications (programmable refresh frequency) - Hysteresis - Internal Voltage Regulator system (VREG) - Operating modes: - Normal mode - Low-power mode - With an internal non-configurable Brown-out detector (BOD12) - 1.2V Brown-Out Detector (BOD12) - Programmable threshold - Threshold value loaded from Flash User Calibration at start-up - Triggers resets or interrupts - Operating modes: - Continuous mode - Sampled mode for low power applications (programmable refresh frequency) - Hysteresis - Voltage Reference System (VREF) - Bandgap voltage generator with programmable calibration value - Temperature sensor - Bandgap calibration value loaded from Flash Factory Calibration at start-up ## 17.3 Block Diagram Figure 17-1. SYSCTRL Block Diagram # 17.4 Signal Description | Signal Name | Types | Description | |-------------|---------------|-------------------------------------------------------------------| | XIN | Analog Input | Multipurpose Crystal Oscillator or external clock generator input | | XOUT | Analog Output | External Multipurpose Crystal Oscillator output | The I/O lines are automatically selected when XOSC is enabled. Refer to Oscillator Pinout. ## **Related Links** I/O Multiplexing and Considerations ## 17.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 17.5.1 I/O Lines I/O lines are configured by SYSCTRL when either XOSC is enabled, and need no user configuration. #### 17.5.2 Power Management The SYSCTRL can continue to operate in any sleep mode where the selected source clock is running. The SYSCTRL interrupts can be used to wake up the device from sleep modes. The events can trigger other operations in the system without exiting sleep modes. Refer to *PM – Power Manager* on the different sleep modes. #### **Related Links** #### PM - Power Manager #### 17.5.3 Clocks The SYSCTRL gathers controls for all device oscillators and provides clock sources to the Generic Clock Controller (GCLK). The available clock sources are: XOSC OSC32K, OSCULP32K, OSC8M, DFLL48M and FDPLL96M. The SYSCTRL bus clock (CLK\_SYSCTRL\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_SYSCTRL\_APB can be found in the Peripheral Clock Masking section in the PM – Power Manager. The clock used by BOD33 and BOD12 in sampled mode is asynchronous to the user interface clock (CLK\_SYSCTRL\_APB). Likewise, the DFLL48M control logic uses the DFLL oscillator output, which is also asynchronous to the user interface clock (CLK\_SYSCTRL\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to Synchronization for further details. #### **Related Links** Peripheral Clock Masking #### 17.5.4 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the SYSCTRL interrupts requires the Interrupt Controller to be configured first. Refer to *Nested Vector Interrupt Controller* for details. #### **Related Links** Nested Vector Interrupt Controller ## 17.5.5 Debug Operation When the CPU is halted in debug mode, the SYSCTRL continues normal operation. If the SYSCTRL is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. If debugger cold-plugging is detected by the system, BOD33 and BOD12 resets will be masked. The BOD resets keep running under hot-plugging. This allows to correct a BOD33 user level too high for the available supply. ## 17.5.6 Register Access Protection Registers with write-access can be optionally write-protected by the Peripheral Access Controller (PAC), except the following: Interrupt Flag Status and Clear register (INTFLAG) **Note:** Optional write-protection is indicated by the "PAC Write-Protection" property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. ## 17.5.7 Analog Connections When used the 0.4-32MHz crystal must be connected between the XIN and XOUT pins, along with any required load capacitors. For details on recommended oscillator characteristics and capacitor load, refer to the *Electrical Characteristics* for details. #### **Related Links** **Electrical Characteristics** ## 17.6 Functional Description ## 17.6.1 Principle of Operation XOSC, OSC32K, OSCULP32K, OSC8M, DFLL48M, FDPLL96M, BOD33, BOD12, and VREF are configured via SYSCTRL control registers. Through this interface, the sub-peripherals are enabled, disabled or have their calibration values updated. The Power and Clocks Status register gathers different status signals coming from the sub-peripherals controlled by the SYSCTRL. The status signals can be used to generate system interrupts, and in some cases wake up the system from standby mode, provided the corresponding interrupt is enabled. The oscillator must be enabled to run. The oscillator is enabled by writing a one to the ENABLE bit in the respective oscillator control register, and disabled by writing a zero to the oscillator control register. In idle mode, the default operation of the oscillator is to run only when requested by a peripheral. In standby mode, the default operation of the oscillator is to stop. This behavior can be changed by the user, see below for details. The behavior of the oscillators in the different sleep modes is shown in the table below. Table 17-1. Behavior of the Oscillators | Oscillator | ldle 0, 1, 2 | Standby | |------------|----------------|---------| | XOSC | Run on request | Stop | | OSC32K | Run on request | Stop | | OSCULP32K | Run | Run | | OSC8M | Run on request | Stop | | DFLL48M | Run on request | Stop | | FDPLL96M | Run on request | Stop | To force an oscillator to always run in idle mode, and not only when requested by a peripheral, the oscillator ONDEMAND bit must be written to zero. The default value of this bit is one, and thus the default operation in idle mode is to run only when requested by a peripheral. To force the oscillator to run in standby mode, the RUNSTDBY bit must be written to one. The oscillator will then run in standby mode when requested by a peripheral (ONDEMAND is one). To force an oscillator to always run in standby mode, and not only when requested by a peripheral, the ONDEMAND bit must be written to zero and RUNSTDBY must be written to one. The next table shows the behavior in the different sleep modes, depending on the settings of ONDEMAND and RUNSTDBY. Table 17-2. Behavior in the different sleep modes | Sleep mode | ONDEMAND | RUNSTDBY | Behavior | |--------------|----------|----------|------------------------------------| | Idle 0, 1, 2 | 0 | X | Run | | Idle 0, 1, 2 | 1 | X | Run when requested by a peripheral | | Standby | 0 | 0 | Stop | | Standby | 0 | 1 | Run | | Sleep mode | ONDEMAND | RUNSTDBY | Behavior | |------------|----------|----------|------------------------------------| | Standby | 1 | 0 | Stop | | Standby | 1 | 1 | Run when requested by a peripheral | **Note:** This does not apply to the OSCULP32K oscillator, which is always running and cannot be disabled. #### 17.6.2 External Multipurpose Crystal Oscillator (XOSC) Operation The XOSC can operate in two different modes: - External clock, with an external clock signal connected to the XIN pin - Crystal oscillator, with an external 0.4-32MHz crystal The XOSC can be used as a clock source for generic clock generators, as described in the *GCLK* – *Generic Clock Controller*. At reset, the XOSC is disabled, and the XIN/XOUT pins can be used as General Purpose I/O (GPIO) pins or by other peripherals in the system. When XOSC is enabled, the operating mode determines the GPIO usage. When in crystal oscillator mode, the XIN and XOUT pins are controlled by the SYSCTRL, and GPIO functions are overridden on both pins. When in external clock mode, only the XIN pin will be overridden and controlled by the SYSCTRL, while the XOUT pin can still be used as a GPIO pin. The XOSC is enabled by writing a one to the Enable bit in the External Multipurpose Crystal Oscillator Control register (XOSC.ENABLE). To enable the XOSC as a crystal oscillator, a one must be written to the XTAL Enable bit (XOSC.XTALEN). If XOSC.XTALEN is zero, external clock input will be enabled. When in crystal oscillator mode (XOSC.XTALEN is one), the External Multipurpose Crystal Oscillator Gain (XOSC.GAIN) must be set to match the external crystal oscillator frequency. If the External Multipurpose Crystal Oscillator Automatic Amplitude Gain Control (XOSC.AMPGC) is one, the oscillator amplitude will be automatically adjusted, and in most cases result in a lower power consumption. The XOSC will behave differently in different sleep modes based on the settings of XOSC.RUNSTDBY, XOSC.ONDEMAND and XOSC.ENABLE: | XOSC.RUNSTDBY | XOSC.ONDEMAND | XOSC.ENABLE | Sleep Behavior | |---------------|---------------|-------------|--------------------------------------------------------------------------------------------| | - | - | 0 | Disabled | | 0 | 0 | 1 | Always run in IDLE sleep modes. Disabled in STANDBY sleep mode. | | 0 | 1 | 1 | Only run in IDLE sleep modes if requested by a peripheral. Disabled in STANDBY sleep mode. | | 1 | 0 | 1 | Always run in IDLE and STANDBY sleep modes. | | 1 | 1 | 1 | Only run in IDLE or STANDBY sleep modes if requested by a peripheral. | After a hard reset, or when waking up from a sleep mode where the XOSC was disabled, the XOSC will need a certain amount of time to stabilize on the correct frequency. This start-up time can be configured by changing the Oscillator Start-Up Time bit group (XOSC.STARTUP) in the External Multipurpose Crystal Oscillator Control register. During the start-up time, the oscillator output is masked to ensure that no unstable clock propagates to the digital logic. The External Multipurpose Crystal Oscillator Ready bit in the Power and Clock Status register (PCLKSR.XOSCRDY) is set when the user-selected start-up time is over. An interrupt is generated on a zero-to-one transition on PCLKSR.XOSCRDY if the External Multipurpose Crystal Oscillator Ready bit in the Interrupt Enable Set register (INTENSET.XOSCRDY) is set. **Note:** Do not enter standby mode when an oscillator is in start-up: Wait for the OSCxRDY bit in SYSCTRL.PCLKSR register to be set before going into standby mode. #### Related Links GCLK - Generic Clock Controller ## 17.6.3 32kHz Internal Oscillator (OSC32K) Operation The OSC32K provides a tunable, low-speed and low-power clock source. The OSC32K can be used as a source for the generic clock generators, as described in the GCLK – Generic Clock Controller. The OSC32K is disabled by default. The OSC32K is enabled by writing a one to the 32kHz Internal Oscillator Enable bit (OSC32K.ENABLE) in the 32kHz Internal Oscillator Control register. It is disabled by writing a zero to OSC32K.ENABLE. The OSC32K has a 32.768kHz output enabled by writing a one to the 32kHz Internal Oscillator 32kHz Output Enable bit (OSC32K.EN32K). The frequency of the OSC32K oscillator is controlled by the value in the 32kHz Internal Oscillator Calibration bits (OSC32K.CALIB) in the 32kHz Internal Oscillator Control register. The OSC32K.CALIB value must be written by the user. Flash Factory Calibration values are stored in the NVM Software Calibration Area (refer to NVM Software Calibration Area Mapping). When writing to the Calibration bits, the user must wait for the PCLKSR.OSC32KRDY bit to go high before the value is committed to the oscillator. #### **Related Links** GCLK - Generic Clock Controller NVM Software Calibration Area Mapping ## 17.6.4 32kHz Ultra Low Power Internal Oscillator (OSCULP32K) Operation The OSCULP32K provides a tunable, low-speed and ultra-low-power clock source. The OSCULP32K is factory-calibrated under typical voltage and temperature conditions. The OSCULP32K should be preferred to the OSC32K whenever the power requirements are prevalent over frequency stability and accuracy. The OSCULP32K can be used as a source for the generic clock generators, as described in the *GCLK* – *Generic Clock Controller*. The OSCULP32K is enabled by default after a power-on reset (POR) and will always run except during POR. The OSCULP32K has a 32.768kHz output and a 1.024kHz output that are always running. The frequency of the OSCULP32K oscillator is controlled by the value in the 32kHz Ultra Low Power Internal Oscillator Calibration bits (OSCULP32K.CALIB) in the 32kHz Ultra Low Power Internal Oscillator Control register. OSCULP32K.CALIB is automatically loaded from Flash Factory Calibration during startup, and is used to compensate for process variation, as described in the *Electrical Characteristics*. The calibration value can be overridden by the user by writing to OSCULP32K.CALIB. #### **Related Links** **Electrical Characteristics** GCLK - Generic Clock Controller ## 17.6.5 8MHz Internal Oscillator (OSC8M) Operation OSC8M is an internal oscillator operating in open-loop mode and generating an 8MHz frequency. The OSC8M is factory-calibrated under typical voltage and temperature conditions. OSC8M is the default clock source that is used after a power-on reset (POR). The OSC8M can be used as a source for the generic clock generators, as described in the *GCLK* – *Generic Clock Controller*. In order to enable OSC8M, the Oscillator Enable bit in the OSC8M Control register (OSC8M.ENABLE) must be written to one. OSC8M will not be enabled until OSC8M.ENABLE is set. In order to disable OSC8M, OSC8M.ENABLE must be written to zero. OSC8M will not be disabled until OSC8M is cleared. The frequency of the OSC8M oscillator is controlled by the value in the calibration bits (OSC8M.CALIB) in the OSC8M Control register. CALIB is automatically loaded from Flash Factory Calibration during start-up, and is used to compensate for process variation, as described in the *Electrical Characteristics*. The user can control the oscillation frequency by writing to the Frequency Range (FRANGE) and Calibration (CALIB) bit groups in the 8MHz RC Oscillator Control register (OSC8M). It is not recommended to update the FRANGE and CALIB bits when the OSC8M is enabled. As this is in open-loop mode, the frequency will be voltage, temperature and process dependent. Refer to the *Electrical Characteristics* for details. OSC8M is automatically switched off in certain sleep modes to reduce power consumption, as described in the *PM* – *Power Manager*. #### **Related Links** PM - Power Manager **Electrical Characteristics** GCLK - Generic Clock Controller ## 17.6.6 Digital Frequency Locked Loop (DFLL48M) Operation The DFLL48M can operate in both open-loop mode and closed-loop mode. In closed-loop mode, a low-frequency clock with high accuracy can be used as the reference clock to get high accuracy on the output clock (CLK\_DFLL48M). The DFLL48M can be used as a source for the generic clock generators, as described in the *GCLK* – *Generic Clock Controller*. #### **Related Links** GCLK - Generic Clock Controller #### 17.6.6.1 Basic Operation #### **Open-Loop Operation** After any reset, the open-loop mode is selected. When operating in open-loop mode, the output frequency of the DFLL48M will be determined by the values written to the DFLL Coarse Value bit group and the DFLL Fine Value bit group (DFLLVAL.COARSE and DFLLVAL.FINE) in the DFLL Value register. Using "DFLL48M COARSE CAL" value from *NVM Software Calibration Area Mapping* in DFLL.COARSE helps to output a frequency close to 48 MHz. It is possible to change the values of DFLLVAL.COARSE and DFLLVAL.FINE and thereby the output frequency of the DFLL48M output clock, CLK\_DFLL48M, while the DFLL48M is enabled and in use. CLK\_DFLL48M is ready to be used when PCLKSR.DFLLRDY is set after enabling the DFLL48M. #### **Related Links** **NVM Software Calibration Area Mapping** #### **Closed-Loop Operation** In closed-loop operation, the output frequency is continuously regulated against a reference clock. Once the multiplication factor is set, the oscillator fine tuning is automatically adjusted. The DFLL48M must be correctly configured before closed-loop operation can be enabled. After enabling the DFLL48M, it must be configured in the following way: - Enable and select a reference clock (CLK\_DFLL48M\_REF). CLK\_DFLL48M\_REF is Generic Clock Channel 0 (GCLK\_DFLL48M\_REF). Refer to GCLK – Generic Clock Controller for details. - 2. Select the maximum step size allowed in finding the Coarse and Fine values by writing the appropriate values to the DFLL Coarse Maximum Step and DFLL Fine Maximum Step bit groups (DFLLMUL.CSTEP and DFLLMUL.FSTEP) in the DFLL Multiplier register. A small step size will ensure low overshoot on the output frequency, but will typically result in longer lock times. A high value might give a large overshoot, but will typically provide faster locking. DFLLMUL.CSTEP and DFLLMUL.FSTEP should not be higher than 50% of the maximum value of DFLLVAL.COARSE and DFLLVAL.FINE, respectively. - 3. Select the multiplication factor in the DFLL Multiply Factor bit group (DFLLMUL.MUL) in the DFLL Multiplier register. Care must be taken when choosing DFLLMUL.MUL so that the output frequency does not exceed the maximum frequency of the DFLL. If the target frequency is below the minimum frequency of the DFLL48M, the output frequency will be equal to the DFLL minimum frequency. - 4. Start the closed loop mode by writing a one to the DFLL Mode Selection bit (DFLLCTRL.MODE) in the DFLL Control register. The frequency of CLK\_DFLL48M (F<sub>clkdfll48m</sub>) is given by: $$F_{\mathrm{clkdfll48}m} = \mathrm{DFLLMUL} \cdot \mathrm{MUL} \times F_{\mathrm{clkdfll48mref}}$$ where F<sub>clkdfll48mref</sub> is the frequency of the reference clock (CLK\_DFLL48M\_REF). DFLLVAL.COARSE and DFLLVAL.FINE are read-only in closed-loop mode, and are controlled by the frequency tuner to meet user specified frequency. In closed-loop mode, the value in DFLLVAL.COARSE is used by the frequency tuner as a starting point for Coarse. Writing DFLLVAL.COARSE to a value close to the final value before entering closed-loop mode will reduce the time needed to get a lock on Coarse. Using "DFLL48M COARSE CAL" from *NVM Software Calibration Area Mapping* for DFLL.COARSE will start DFLL with a frequency close to 48 MHz. Following Software sequence should be followed while using the same. - 1. load "DFLL48M COARSE CAL" from NVM User Row Mapping in DFLL.COARSE register - Set DFLLCTRL.BPLCKC bit - 3. Start DFLL close loop This procedure will reduce DFLL Lock time to DFLL Fine lock time. #### **Related Links** GCLK - Generic Clock Controller **NVM Software Calibration Area Mapping** #### **Frequency Locking** The locking of the frequency in closed-loop mode is divided into two stages. In the first, coarse stage, the control logic quickly finds the correct value for DFLLVAL.COARSE and sets the output frequency to a value close to the correct frequency. On coarse lock, the DFLL Locked on Coarse Value bit (PCLKSR.DFLLLOCKC) in the Power and Clocks Status register will be set. In the second, fine stage, the control logic tunes the value in DFLLVAL.FINE so that the output frequency is very close to the desired frequency. On fine lock, the DFLL Locked on Fine Value bit (PCLKSR.DFLLLOCKF) in the Power and Clocks Status register will be set. Interrupts are generated by both PCLKSR.DFLLLOCKC and PCLKSR.DFLLLOCKF if INTENSET.DFLLOCKC or INTENSET.DFLLOCKF are written to one. CLK\_DFLL48M is ready to be used when the DFLL Ready bit (PCLKSR.DFLLRDY) in the Power and Clocks Status register is set, but the accuracy of the output frequency depends on which locks are set. For lock times, refer to the *Electrical Characteristics*. #### Related Links **Electrical Characteristics** #### **Frequency Error Measurement** The ratio between CLK\_DFLL48M\_REF and CLK48M\_DFLL is measured automatically when the DFLL48M is in closed-loop mode. The difference between this ratio and the value in DFLLMUL.MUL is stored in the DFLL Multiplication Ratio Difference bit group(DFLLVAL.DIFF) in the DFLL Value register. The relative error on CLK\_DFLL48M compared to the target frequency is calculated as follows: $$ERROR = \frac{DIFF}{MUL}$$ ## **Drift Compensation** If the Stable DFLL Frequency bit (DFLLCTRL.STABLE) in the DFLL Control register is zero, the frequency tuner will automatically compensate for drift in the CLK\_DFLL48M without losing either of the locks. This means that DFLLVAL.FINE can change after every measurement of CLK\_DFLL48M. The DFLLVAL.FINE value overflows or underflows can occur in close loop mode when the clock source reference drifts or is unstable. This will set the DFLL Out Of Bounds bit (PCLKSR.DFLLOOB) in the Power and Clocks Status register. To avoid this error, the reference clock in close loop mode must be stable, an external oscillator is recommended and internal oscillator forbidden. #### **Reference Clock Stop Detection** If CLK\_DFLL48M\_REF stops or is running at a very low frequency (slower than CLK\_DFLL48M/(2 \* MUL<sub>MAX</sub>)), the DFLL Reference Clock Stopped bit (PCLKSR.DFLLRCS) in the Power and Clocks Status register will be set. Detecting a stopped reference clock can take a long time, on the order of 217 CLK\_DFLL48M cycles. When the reference clock is stopped, the DFLL48M will operate as if in open-loop mode. Closed-loop mode operation will automatically resume if the CLK\_DFLL48M\_REF is restarted. An interrupt is generated on a zero-to-one transition on PCLKSR.DFLLRCS if the DFLL Reference Clock Stopped bit (INTENSET.DFLLRCS) in the Interrupt Enable Set register is set. #### 17.6.6.2 Additional Features ## Dealing with Delay in the DFLL in Closed-Loop Mode The time from selecting a new CLK\_DFLL48M frequency until this frequency is output by the DFLL48M can be up to several microseconds. If the value in DFLLMUL.MUL is small, this can lead to instability in the DFLL48M locking mechanism, which can prevent the DFLL48M from achieving locks. To avoid this, a chill cycle, during which the CLK\_DFLL48M frequency is not measured, can be enabled. The chill cycle is enabled by default, but can be disabled by writing a one to the DFLL Chill Cycle Disable bit (DFLLCTRL.CCDIS) in the DFLL Control register. Enabling chill cycles might double the lock time. Another solution to this problem consists of using less strict lock requirements. This is called Quick Lock (QL), which is also enabled by default, but it can be disabled by writing a one to the Quick Lock Disable bit (DFLLCTRL.QLDIS) in the DFLL Control register. The Quick Lock might lead to a larger spread in the output frequency than chill cycles, but the average output frequency is the same. #### Wake from Sleep Modes DFLL48M can optionally reset its lock bits when it is disabled. This is configured by the Lose Lock After Wake bit (DFLLCTRL.LLAW) in the DFLL Control register. If DFLLCTRL.LLAW is zero, the DFLL48M will be re-enabled and start running with the same configuration as before being disabled, even if the reference clock is not available. The locks will not be lost. When the reference clock has restarted, the Fine tracking will quickly compensate for any frequency drift during sleep if DFLLCTRL.STABLE is zero. If DFLLCTRL.LLAW is one when the DFLL is turned off, the DFLL48M will lose all its locks, and needs to regain these through the full lock sequence. #### **Accuracy** There are three main factors that determine the accuracy of F<sub>clkdfll48m</sub>. These can be tuned to obtain maximum accuracy when fine lock is achieved. - Fine resolution: The frequency step between two Fine values. This is relatively smaller for high output frequencies. - Resolution of the measurement: If the resolution of the measured F<sub>clkdfll48m</sub> is low, i.e., the ratio between the CLK\_DFLL48M frequency and the CLK\_DFLL48M\_REF frequency is small, then the DFLL48M might lock at a frequency that is lower than the targeted frequency. It is recommended to use a reference clock frequency of 32kHz or lower to avoid this issue for low target frequencies. - The accuracy of the reference clock. !!!FI fdpll U2118/U2118-100-0000-fdpll-datasheet.mif!!! #### 17.6.7 FDPLL96M – Fractional Digital Phase-Locked Loop Controller (DFLL96M) #### 17.6.7.1 Overview The FDPLL96M controller allows flexible interface to the core digital function of the Digital Phase Locked Loop (DPLL). The FDPLL96M integrates a digital filter with a proportional integral controller, a Time-to-Digital Converter (TDC), a test mode controller, a Digitally Controlled Oscillator (DCO) and a PLL controller. It also provides a fractional multiplier of frequency N between the input and output frequency. The CLK\_FDPLL96M\_REF is the DPLL input clock reference. The selectable sources for the reference clock are XOSC and GCLK\_DPLL. The path between XOSC and input multiplexer integrates a clock divider. The selected clock must be configured and enabled before using the FDPLL96M. If the GCLK is selected as reference clock, it must be configured and enabled in the Generic Clock Controller before using the FDPLL96M. Refer to GCLK – Generic Clock Controller for details. If the GCLK\_DPLL is selected as the source for the CLK\_FDPLL96M\_REF, care must be taken to make sure the source for this GCLK is within the valid frequency range for the FDPLL96M. The XOSC source can be divided inside the FDPLL96M. The user must make sure that the programmable clock divider and XOSC frequency provides a valid CLK\_FDPLL96M\_REF clock frequency that meets the FDPLL96M input frequency range. The output clock of the FDPLL96M is CLK\_FDPLL96M. The state of the CLK\_FDPLL96M clock only depends on the FDPLL96M internal control of the final clock gater CG. The FDPLL96M requires a 32kHz clock from the GCLK when the FDPLL96M internal lock timer is used. This clock must be configured and enabled in the Generic Clock Controller before using the FDPLL96M. Refer to GCLK – Generic Clock Controller for details. Table 17-3. Generic Clock Input for FDPLL96M | Generic Clock | FDPLL96M | |----------------------|---------------------------------------| | FDPLL96M 32kHz clock | GCLK_DPLL_32K for internal lock timer | | FDPLL96M | GCLK_DPLL for CLK_FDPLL96M_REF | #### **Related Links** GCLK - Generic Clock Controller #### 17.6.7.2 Block Diagram #### Figure 17-2. FDPLL96M Block Diagram #### 17.6.7.3 Principle of Operation The task of the FDPLL96M is to maintain coherence between the input reference clock signal (CLK\_FDPLL96M\_REF) and the respective output frequency CK via phase comparison. The FDPLL96M supports two independent sources of clocks; XOSC and GCLK\_DPLL. When the FDPLL96M is enabled, the relationship between the reference clock (CLK\_FDPLL96M\_REF) frequency and the output clock (CLK\_FDPLL96M) frequency is defined below. $$f_{clk\_fdpll96m} = f_{clk\_fdpll96m\_ref} \times \left(LDR + 1 + \frac{LDRFRAC}{16}\right)$$ Where LDR is the loop divider ratio integer part, LDRFRAC is the loop divider ratio fractional part, $f_{ckrx}$ is the frequency of the selected reference clock and $f_{ck}$ is the frequency of the FDPLL96M output clock. As previously stated a clock divider exist between XOSC and CLK\_FDPLL96M\_REF. The frequency between the two clocks is defined below. $$f_{clk\_fdpll96m\_ref} = f_{xosc} \times \left(\frac{1}{2 \times (DIV + 1)}\right)$$ When the FDPLL96M is disabled, the output clock is reset. If the loop divider ratio fractional part (DPLLRATIO.LDRFRAC) field is reset, the FDPLL96M works in integer mode, otherwise the fractional mode is activated. It shall be noted that fractional part has a negative impact on the jitter of the FDPLL96M. Example (integer mode only): assuming $f_{ckr}$ = 32kHz and $f_{ck}$ = 48MHz, the multiplication ratio is 1500. It means that LDR shall be set to 1499. Example (fractional mode): assuming $f_{ckr}$ = 32kHz and $f_{ck}$ = 48.006MHz, the multiplication ratio is 1500.1875 (1500 + 3/16). Thus LDR is set to 1499 and LDRFRAC to 3. #### 17.6.7.4 Initialization, Enabling, Disabling and Resetting The FDPLL96M is enabled by writing a one to the Enable bit in the DPLL Control A register (DPLLCTRLA.ENABLE). The FDPLL96M is disabled by writing a zero to DPLLCTRLA.ENABLE. The frequency of the FDPLL96M output clock CK is stable when the module is enabled and when the DPLL Lock Status bit in the DPLL Status register (DPLLSTATUS.LOCK) bit is set. When DPLLCTRLB.LTIME is different from 0, a user defined lock time is used to validate the lock operation. In this case the lock time is constant. If DPLLCTRLB.LTIME is reset, the lock signal is linked with the status bit of the DPLL, the lock time vary depending on the filter selection and final target frequency. When DPLLCTRLB.WUF is set, the wake up fast mode is activated. In that mode the clock gating cell is enabled at the end of the startup time. At that time, the final frequency is not stable as it is still in the acquisition period, but it allows to save several milliseconds. After first acquisition, DPLLCTRLB.LBYPASS indicates if the Lock signal is discarded from the control of the clock gater generating the output clock CLK\_FDPLL96M. Table 17-4. CLK\_FDPLL96M behavior from start-up to first edge detection. | WUF | LTIME | CLK_FDPLL96M Behavior | |-----|-------------------|---------------------------------------------------------------------| | 0 | 0 | Normal Mode: First Edge when lock is asserted | | 0 | Not Equal To Zero | Lock Timer Timeout mode: First Edge when the timer downcounts to 0. | | 1 | X | Wake Up Fast Mode: First Edge when CK is active (start-up time) | Table 17-5. CLK\_FDPLL96M behavior after First Edge detection. | LBYPASS | CLK_FDPLL96M Behavior | |---------|---------------------------------------------------------------------------| | 0 | Normal Mode: the CLK_FDPLL96M is turned off when lock signal is low. | | 1 | Lock Bypass Mode: the CLK_FDPLL96M is always running, lock is irrelevant. | #### 17.6.7.5 Reference Clock Switching When a software operation requires reference clock switching, the normal operation is to disable the FDPLL96M, modify the DPLLCTRLB.REFCLK to select the desired reference source and activate the FDPLL96M again. ### 17.6.7.6 Loop Divider Ratio updates The FDPLL96M supports on-the-fly update of the DPLLRATIO register, so it is allowed to modify the loop divider ratio and the loop divider ratio fractional part when the FDPLL96M is enabled. At that time, the DPLLSTATUS.LOCK bit is cleared and set again by hardware when the output frequency reached a stable state. The DPLL Lock Fail bit in the Interrupt Flag Status and Clear register (INTFLAG.DPLLLCK) is set when a falling edge has been detected. The flag is cleared when the software write a one to the interrupt flag bit location. ## 17.6.7.7 Digital Filter Selection The PLL digital filter (PI controller) is automatically adjusted in order to provide a good compromise between stability and jitter. Nevertheless a software operation can override the filter setting using the DPLLCTRLB.FILTER field. The DPLLCTRLB.LPEN field can be use to bypass the TDC module. ## 17.6.8 3.3V Brown-Out Detector Operation The 3.3V BOD monitors the 3.3V VDDANA supply (BOD33). It supports continuous or sampling modes. The threshold value action (reset the device or generate an interrupt), the Hysteresis configuration, as well as the enable/disable settings are loaded from Flash User Calibration at startup, and can be overridden by writing to the corresponding BOD33 register bit groups. #### 17.6.8.1 3.3V Brown-Out Detector (BOD33) The 3.3V Brown-Out Detector (BOD33) monitors the VDDANA supply and compares the voltage with the brown-out threshold level set in the BOD33 Level bit group (BOD33.LEVEL) in the BOD33 register. The BOD33 can generate either an interrupt or a reset when VDDANA crosses below the brown-out threshold level. The BOD33 detection status can be read from the BOD33 Detection bit (PCLKSR.BOD33DET) in the Power and Clocks Status register. At start-up or at power-on reset (POR), the BOD33 register values are loaded from the Flash User Row. Refer to *NVM User Row Mapping* for more details. ### **Related Links** **NVM User Row Mapping** #### 17.6.8.2 Continuous Mode When the BOD33 Mode bit (BOD33.MODE) in the BOD33 register is written to zero and the BOD33 is enabled, the BOD33 operates in continuous mode. In this mode, the BOD33 is continuously monitoring the VDDANA supply voltage. When the BOD12 Mode bit (BOD12.MODE) in the BOD12 register is written to zero and the BOD12 is enabled(BOD12.ENABLE is written to one), the BOD12 operates in continuous mode. In this mode, the BOD12 is continuously monitoring the VDDCORE supply voltage. Continues mode is not available for BOD12 when running in standby sleep mode. Continuous mode is the default mode for both BOD12 and BOD33. #### 17.6.8.3 Sampling Mode The sampling mode is a low-power mode where the BOD33 or BOD12 is being repeatedly enabled on a sampling clock's ticks. The BOD33 or BOD12 will monitor the supply voltage for a short period of time and then go to a low-power disabled state until the next sampling clock tick. Sampling mode is enabled by writing one to BOD33.MODE for BOD33, and by writing one to BOD12.MODE for BOD12. The frequency of the clock ticks (F<sub>clksampling</sub>) is controlled by the BOD33 Prescaler Select bit group (BOD33.PSEL) in the BOD33 register and Prescaler Select bit group(BOD12.PSEL) in the BOD12 BOD12 register for BOD33 and BOD12, respectively. $$F_{\rm clksampling} = \frac{F_{\rm clkprescaler}}{2^{\rm (PSEL+1)}}$$ The prescaler signal ( $F_{clkprescaler}$ ) is a 1kHz clock, output from the 32kHz Ultra Low Power Oscillator, OSCULP32K. As the sampling mode clock is different from the APB clock domain, synchronization among the clocks is necessary. The next figure shows a block diagram of the sampling mode. The BOD33 and BOD12 Synchronization Ready bits (PCLKSR.B33SRDY and PCLKSR.B12SRDY, respectively) in the Power and Clocks Status register show the synchronization ready status of the synchronizer. Writing attempts to the BOD33 register are ignored while PCLKSR.B33SRDY is zero. Writing attempts to the BOD12 register are ignored while PCLKSR.B12SRDY is zero. Figure 17-7. Sampling Mode Block diagram The BOD33 Clock Enable bit (BOD33.CEN) in the BOD33 register and the BOD12 Clock Enable bit (BOD12.CEN) in the BOD12 register should always be disabled before changing the prescaler value. To change the prescaler value for the BOD33 or BOD12 during sampling mode, the following steps need to be taken: - 1. Wait until the PCLKSR.B33SRDY bit or the PCLKSR.B12SRDY bit is set. - 2. Write the selected value to the BOD33.PSEL or BOD12.PSEL bit group. #### 17.6.8.4 Hysteresis The hysteresis functionality can be used in both continuous and sampling mode. Writing a one to the BOD33 Hysteresis bit (BOD33.HYST) in the BOD33 register will add hysteresis to the BOD33 threshold level. Writing a one to the BOD12 Hysteresis bit (BOD12.HYST) in the BOD12 register will add hysteresis to the BOD12 threshold level. #### 17.6.9 Voltage Reference System Operation The Voltage Reference System (VREF) consists of a Bandgap Reference Voltage Generator and a temperature sensor. The Bandgap Reference Voltage Generator is factory-calibrated under typical voltage and temperature conditions. At reset, the VREF.CAL register value is loaded from Flash Factory Calibration. The temperature sensor can be used to get an absolute temperature in the temperature range of CMIN to CMAX degrees Celsius. The sensor will output a linear voltage proportional to the temperature. The output voltage and temperature range are located in the *Electrical Characteristics*. To calculate the temperature from a measured voltage, the following formula can be used: $$C_{\text{MIN}} + (\text{Vmes+} - \text{Vou}t_{\text{MAX}}) \frac{\Delta \text{temperature}}{\Delta \text{voltage}}$$ #### Related Links **Electrical Characteristics** #### 17.6.9.1 User Control of the Voltage Reference System To enable the temperature sensor, write a one the Temperature Sensor Enable bit (VREF.TSEN) in the VREF register. The temperature sensor can be redirected to the ADC for conversion. The Bandgap Reference Voltage Generator output can also be routed to the ADC if the Bandgap Output Enable bit (VREF.BGOUTEN) in the VREF register is set. The Bandgap Reference Voltage Generator output level is determined by the CALIB bit group (VREF.CALIB) value in the VREF register. The default calibration value can be overridden by the user by writing to the CALIB bit group. ## 17.6.10 Voltage Regulator System Operation The embedded Voltage Regulator (VREG) is an internal voltage regulator that provides the core logic supply (VDDCORE). ## 17.6.11 DMA Operation Not applicable. #### 17.6.12 Interrupts The SYSCTRL has the following interrupt sources: - XOSCRDY Multipurpose Crystal Oscillator Ready: A "0-to-1" transition on the PCLKSR.XOSCRDY bit is detected - OSC32KRDY 32kHz Internal Oscillator Ready: A "0-to-1" transition on the PCLKSR.OSC32KRDY bit is detected - OSC8MRDY 8MHz Internal Oscillator Ready: A "0-to-1" transition on the PCLKSR.OSC8MRDY bit is detected - DFLLRDY DFLL48M Ready: A "0-to-1" transition on the PCLKSR.DFLLRDY bit is detected - DFLLOOB DFLL48M Out Of Boundaries: A "0-to-1" transition on the PCLKSR.DFLLOOB bit is detected - DFLLLOCKF DFLL48M Fine Lock: A "0-to-1" transition on the PCLKSR.DFLLLOCKF bit is detected - DFLLLOCKC DFLL48M Coarse Lock: A "0-to-1" transition on the PCLKSR.DFLLLOCKC bit is detected - DFLLRCS DFLL48M Reference Clock has Stopped: A "0-to-1" transition on the PCLKSR.DFLLRCS bit is detected - BOD33RDY BOD33 Ready: A "0-to-1" transition on the PCLKSR.BOD33RDY bit is detected - BOD33DET BOD33 Detection: A "0-to-1" transition on the PCLKSR.BOD33DET bit is detected. This is an asynchronous interrupt and can be used to wake-up the device from any sleep mode. - B33SRDY BOD33 Synchronization Ready: A "0-to-1" transition on the PCLKSR.B33SRDY bit is detected - BOD12RDY BOD12 Ready: A "0-to-1" transition on the PCLKSR.BOD12RDY bit is detected - BOD12DET BOD12 Detection: A "0-to-1" transition on the PCLKSR.BOD12DET bit is detected - B12SRDY BOD12 Synchronization Ready: A "0-to-1" transition on the PCLKSR.B12SRDY bit is detected - PLL Lock (LOCK): Indicates that the DPLL Lock bit is asserted. - PLL Lock Lost (LOCKL): Indicates that a falling edge has been detected on the Lock bit during normal operation mode. - PLL Lock Timer Timeout (LTTO): This interrupt flag indicates that the software defined time DPLLCTRLB.LTIME has elapsed since the start of the FDPLL96M. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear (INTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled, or the SYSCTRL is reset. See Interrupt Flag Status and Clear (INTFLAG) register for details on how to clear interrupt flags. All interrupt requests from the peripheral are ORed together on system level to generate one combined interrupt request to the NVIC. Refer to *Nested Vector Interrupt Controller* for details. The user must read the INTFLAG register to determine which interrupt condition is present. **Note:** Interrupts must be globally enabled for interrupt requests to be generated. Refer to *Nested Vector Interrupt Controller* for details. #### **Related Links** Nested Vector Interrupt Controller #### 17.6.13 Synchronization Due to the multiple clock domains, values in the DFLL48M control registers need to be synchronized to other clock domains. The status of this synchronization can be read from the Power and Clocks Status register (PCLKSR). Before writing to any of the DFLL48M control registers, the user must check that the DFLL Ready bit (PCLKSR.DFLLRDY) in PCLKSR is set to one. When this bit is set, the DFLL48M can be configured and CLK\_DFLL48M is ready to be used. Any write to any of the DFLL48M control registers while DFLLRDY is zero will be ignored. An interrupt is generated on a zero-to-one transition of DFLLRDY if the DFLLRDY bit (INTENSET.DFLLDY) in the Interrupt Enable Set register is set. In order to read from any of the DFLL48M configuration registers, the user must request a read synchronization by writing a one to DFLLSYNC.READREQ. The registers can be read only when PCLKSR.DFLLRDY is set. If DFLLSYNC.READREQ is not written before a read, a synchronization will be started, and the bus will be halted until the synchronization is complete. Reading the DFLL48M registers when the DFLL48M is disabled will not halt the bus. The prescaler counter used to trigger one-shot brown-out detections also operates asynchronously from the peripheral bus. As a consequence, the prescaler registers require synchronization when written or read. The synchronization results in a delay from when the initialization of the write or read operation begins until the operation is complete. The write-synchronization is triggered by a write to the BOD12 or BOD33 control register. The Synchronization Ready bit (PCLKSR.B12SRDY or PCLKSR.B33SRDY) in the PCLKSR register will be cleared when the write-synchronization starts and set when the write-synchronization is complete. When the write-synchronization is ongoing (PCLKSR.B33SRDY or PCLKSR.B12SRDY is zero), an attempt to do any of the following will cause the peripheral bus to stall until the synchronization is complete: - Writing to the BOD33 or BOD12 control register - Reading the BOD33 or BOD12 control register that was written The user can either poll PCLKSR.B12SRDY or PCLKSR.B33SRDY or use the INTENSET.B12SRDY or INTENSET.B33SRDY interrupts to check when the synchronization is complete. It is also possible to perform the next read/write operation and wait, as this next operation will be completed after the ongoing read/write operation is synchronized. # 17.7 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------|-----------|----------|------------|----------|---------|------------|------------|------------|--------------|----------| | 0x00 | | 7:0 | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | | XOSCRDY | | 0x01 | | 15:8 | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | 0x02 | INTENCLR | 23:16 | | | | | | | DPLLLTO | DPLLLCKF | | 0x03 | | 31:24 | | | | | | | | | | 0x04 | | 7:0 | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | | XOSCRDY | | 0x05 | | 15:8 | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | 0x06 | INTENSET | 23:16 | | | | | | | DPLLLTO | DPLLLCKF | | 0x07 | | 31:24 | | | | | | | | | | 0x08 | | 7:0 | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | | XOSCRDY | | 0x09 | | 15:8 | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | 0x0A | INTFLAG | 23:16 | | | | | | | DPLLLTO | DPLLLCKF | | 0x0B | | 31:24 | | | | | | | | | | 0x0C | | 7:0 | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | | XOSCRDY | | 0x0D | | 15:8 | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | 0x0E | PCLKSR | 23:16 | | | | | | | DPLLLTO | DPLLLCKF | | 0x0F | | 31:24 | | | | | | | | | | 0x10 | | 7:0 | ONDEMAND | RUNSTDBY | | | | XTALEN | ENABLE | | | 0x11 | XOSC | 15:8 | | START | UP[3:0] | | AMPGC | | GAIN[2:0] | | | 0x12 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x17 | | | | | | | | | | | | 0x18 | | 7:0 | ONDEMAND | RUNSTDBY | | | | EN32K | ENABLE | | | 0x19 | OSC32K | 15:8 | | | | WRTLOCK | | | STARTUP[2:0] | | | 0x1A | 03032K | 23:16 | | | | | CALIB[6:0] | | | | | 0x1B | | 31:24 | | | | | | | | | | 0x1C | OSCULP32K | 7:0 | WRTLOCK | | | | | CALIB[4:0] | | | | 0x1D | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x1F | | | | | | | | | | | | 0x20 | | 7:0 | ONDEMAND | RUNSTDBY | | | | | ENABLE | | | 0x21 | OSC8M | 15:8 | | | | | | | PRES | C[1:0] | | 0x22 | 2200 | 23:16 | | | | CALIB[7:0] | | | | | | 0x23 | | 31:24 | FRANC | GE[1:0] | | | | CALIE | 8[11:8] | | | 0x24 | DFLLCTRL | 7:0 | | | | | | | | | | 0x25 | DILLOTTE | 15:8 | | | | | | | | | | 0x26 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x27 | | | | | | | | | | | | 0x28 | | 7:0 | | | | | [7:0] | | | | | 0x29 | DFLLVAL | 15:8 | | | COAR | SE[5:0] | | | FINE | [9:8] | | 0x2A | | 23:16 | | | | | [7:0] | | | | | 0x2B | | 31:24 | DIFF[15:8] | | | | | | | | | Offset | Name | Bit Pos. | | | | | | | | | | |--------|------------|----------|------------|------------|----------|---------|---------|---------|-------------|--------|--| | 0x2C | | 7:0 | | MUL[7:0] | | | | | | | | | 0x2D | - | 15:8 | | | | MUL | | | | | | | 0x2E | DFLLMUL | 23:16 | | FSTEP[7:0] | | | | | | | | | 0x2F | | 31:24 | | | CSTE | | | | FSTE | P[9:8] | | | 0x30 | DFLLSYNC | 7:0 | READREQ | | | . , | | | | | | | 0x31 | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x33 | | | | | | | | | | | | | 0x34 | | 7:0 | | RUNSTDBY | | ACTIC | DN[1:0] | HYST | ENABLE | | | | 0x35 | | 15:8 | | PSE | L[3:0] | | | | CEN | MODE | | | 0x36 | BOD33 | 23:16 | | | | | LEVE | L[5:0] | | | | | 0x37 | | 31:24 | | | | | | | | | | | 0x38 | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x3B | | | | | | | | | | | | | 0x3C | \/DE0 | 7:0 | | RUNSTDBY | | | | | | | | | 0x3D | VREG | 15:8 | | | FORCELDO | | | | | | | | 0x3E | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x3F | | | | | | | | | | | | | 0x40 | | 7:0 | | | | | | BGOUTEN | TSEN | | | | 0x41 | VREF | 15:8 | | | | | | | | | | | 0x42 | VKEF | 23:16 | CALIB[7:0] | | | | | | | | | | 0x43 | | 31:24 | | | | | | | CALIB[10:8] | | | | 0x44 | DPLLCTRLA | 7:0 | ONDEMAND | RUNSTDBY | | | | | ENABLE | | | | 0x45 | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x47 | | | | | | | | | | | | | 0x48 | | 7:0 | | | | LDR | [7:0] | | | | | | 0x49 | DPLLRATIO | 15:8 | | | | | | LDR | [11:8] | | | | 0x4A | DPLLKATIO | 23:16 | | | | | | LDRFR | AC[3:0] | | | | 0x4B | | 31:24 | | | | | | | | | | | 0x4C | | 7:0 | | | REFCI | _K[1:0] | WUF | LPEN | FILTE | R[1:0] | | | 0x4D | DPLLCTRLB | 15:8 | | | | LBYPASS | | | LTIME[2:0] | | | | 0x4E | DELLOTELD | 23:16 | | | | DIV | [7:0] | | | | | | 0x4F | | 31:24 | | | | | | | DIV[10:8] | | | | 0x50 | DPLLSTATUS | 7:0 | | | | | DIV | ENABLE | CLKRDY | LOCK | | # 17.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers require synchronization when read and/or written. Synchronization is denoted by the "Read-Synchronized" and/or "Write-Synchronized" property in each individual register description. Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. # 17.8.1 Interrupt Enable Clear Name: INTENCLR Offset: 0x00 Reset: 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|---------|---------|----------|-----------|----------|----------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | DPLLLTO | DPLLLCKF | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | . 4 | 3 | 2 | 1 | 0 | | | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | | XOSCRDY | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit 17 - DPLLLTO: DPLL Lock Timeout Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the DPLL Lock Timeout Interrupt Enable bit, which disables the DPLL Lock Timeout interrupt. | Value | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The DPLL Lock Timeout interrupt is disabled. | | 1 | The DPLL Lock Timeout interrupt is enabled, and an interrupt request will be generated when the DPLL Lock Timeout Interrupt flag is set. | ### Bit 16 - DPLLLCKF: DPLL Lock Fall Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the DPLL Lock Fall Interrupt Enable bit, which disables the DPLL Lock Fall Interrupt. | Value | Description | |-------|----------------------------------------------------------------------------------------------| | 0 | The DPLL Lock Fall interrupt is disabled. | | 1 | The DPLL Lock Fall interrupt is enabled, and an interrupt request will be generated when the | | | DPLL Lock Fall Interrupt flag is set. | ### Bit 15 - DPLLLCKR: DPLL Lock Rise Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the DPLL Lock Rise Interrupt Enable bit, which disables the DPLL Lock Rise interrupt. | Value | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | The DPLL Lock Rise interrupt is disabled. | | 1 | The DPLL Lock Rise interrupt is enabled, and an interrupt request will be generated when the DPLL Lock Rise Interrupt flag is set. | ## Bit 11 - B33SRDY: BOD33 Synchronization Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the BOD33 Synchronization Ready Interrupt Enable bit, which disables the BOD33 Synchronization Ready interrupt. | Value | Description | |-------|----------------------------------------------------------------------------------------| | 0 | The BOD33 Synchronization Ready interrupt is disabled. | | 1 | The BOD33 Synchronization Ready interrupt is enabled, and an interrupt request will be | | | generated when the BOD33 Synchronization Ready Interrupt flag is set. | #### Bit 10 – BOD33DET: BOD33 Detection Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the BOD33 Detection Interrupt Enable bit, which disables the BOD33 Detection interrupt. | Value | Description | |-------|-------------------------------------------------------------------------------------------| | 0 | The BOD33 Detection interrupt is disabled. | | 1 | The BOD33 Detection interrupt is enabled, and an interrupt request will be generated when | | | the BOD33 Detection Interrupt flag is set. | ### Bit 9 - BOD33RDY: BOD33 Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the BOD33 Ready Interrupt Enable bit, which disables the BOD33 Ready interrupt. | Value | Description | |-------|------------------------------------------------------------------------------------------------------------------------------| | 0 | The BOD33 Ready interrupt is disabled. | | 1 | The BOD33 Ready interrupt is enabled, and an interrupt request will be generated when the BOD33 Ready Interrupt flag is set. | ### Bit 8 – DFLLRCS: DFLL Reference Clock Stopped Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the DFLL Reference Clock Stopped Interrupt Enable bit, which disables the DFLL Reference Clock Stopped interrupt. | Value | Description | | | | |-------|-----------------------------------------------------------------------------------------|--|--|--| | 0 | The DFLL Reference Clock Stopped interrupt is disabled. | | | | | 1 | The DFLL Reference Clock Stopped interrupt is enabled, and an interrupt request will be | | | | | | generated when the DFLL Reference Clock Stopped Interrupt flag is set. | | | | ## Bit 7 – DFLLLCKC: DFLL Lock Coarse Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the DFLL Lock Coarse Interrupt Enable bit, which disables the DFLL Lock Coarse interrupt. | Value | Description | |-------|--------------------------------------------------------------------------------------------| | 0 | The DFLL Lock Coarse interrupt is disabled. | | 1 | The DFLL Lock Coarse interrupt is enabled, and an interrupt request will be generated when | | | the DFLL Lock Coarse Interrupt flag is set. | ## Bit 6 - DFLLLCKF: DFLL Lock Fine Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the DFLL Lock Fine Interrupt Enable bit, which disables the DFLL Lock Fine interrupt. | Value | Description | | | | | |-------|------------------------------------------------------------------------------------------|--|--|--|--| | 0 | The DFLL Lock Fine interrupt is disabled. | | | | | | 1 | The DFLL Lock Fine interrupt is enabled, and an interrupt request will be generated when | | | | | | | the DFLL Lock Fine Interrupt flag is set. | | | | | #### Bit 5 – DFLLOOB: DFLL Out Of Bounds Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the DFLL Out Of Bounds Interrupt Enable bit, which disables the DFLL Out Of Bounds interrupt. | Value | Description | |-------|-----------------------------------------------------------------------------------------| | 0 | The DFLL Out Of Bounds interrupt is disabled. | | 1 | The DFLL Out Of Bounds interrupt is enabled, and an interrupt request will be generated | | | when the DFLL Out Of Bounds Interrupt flag is set. | ### Bit 4 - DFLLRDY: DFLL Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the DFLL Ready Interrupt Enable bit, which disables the DFLL Ready interrupt. | Value | Description | |-------|----------------------------------------------------------------------------------------------------------------------------| | 0 | The DFLL Ready interrupt is disabled. | | 1 | The DFLL Ready interrupt is enabled, and an interrupt request will be generated when the DFLL Ready Interrupt flag is set. | ### Bit 3 – OSC8MRDY: OSC8M Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the OSC8M Ready Interrupt Enable bit, which disables the OSC8M Ready interrupt. | Value | Description | | | | |-------|-------------------------------------------------------------------------------------------|--|--|--| | 0 | The OSC8M Ready interrupt is disabled. | | | | | 1 | The OSC8M Ready interrupt is enabled, and an interrupt request will be generated when the | | | | | | OSC8M Ready Interrupt flag is set. | | | | ### Bit 2 - OSC32KRDY: OSC32K Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the OSC32K Ready Interrupt Enable bit, which disables the OSC32K Ready interrupt. | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------| | 0 | The OSC32K Ready interrupt is disabled. | | 1 | The OSC32K Ready interrupt is enabled, and an interrupt request will be generated when the OSC32K Ready Interrupt flag is set. | # Bit 0 - XOSCRDY: XOSC Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the XOSC Ready Interrupt Enable bit, which disables the XOSC Ready interrupt. | Value | Description | |-------|------------------------------------------------------------------------------------------| | 0 | The XOSC Ready interrupt is disabled. | | 1 | The XOSC Ready interrupt is enabled, and an interrupt request will be generated when the | | | XOSC Ready Interrupt flag is set. | ## 17.8.2 Interrupt Enable Set Name: INTENSET Offset: 0x04 Reset: 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|---------|---------|----------|-----------|----------|----------| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | DPLLLTO | DPLLLCKF | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | | XOSCRDY | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 17 – DPLLLTO: DPLL Lock Timeout Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the DPLL Lock Timeout Interrupt Enable bit, which enables the DPLL Lock Timeout interrupt. | Value | Description | |-------|----------------------------------------------------------------------------------------| | 0 | The DPLL Lock Timeout interrupt is disabled. | | 1 | The DPLL Lock Timeout interrupt is enabled, and an interrupt request will be generated | | | when the DPLL Lock Timeout Interrupt flag is set. | #### Bit 16 - DPLLLCKF: DPLL Lock Fall Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the DPLL Lock Fall Interrupt Enable bit, which enables the DPLL Lock Fall interrupt. | Value | Description | |-------|----------------------------------------------------------------------------------------------| | 0 | The DPLL Lock Fall interrupt is disabled. | | 1 | The DPLL Lock Fall interrupt is enabled, and an interrupt request will be generated when the | | | DPLL Lock Fall Interrupt flag is set. | #### Bit 15 - DPLLLCKR: DPLL Lock Rise Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the DPLL Lock Rise Interrupt Enable bit, which enables the DPLL Lock Rise interrupt. | Value | Description | | | | |-------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 0 | The DPLL Lock Rise interrupt is disabled. | | | | | 1 | The DPLL Lock Rise interrupt is enabled, and an interrupt request will be generated when the DPLL Lock Rise Interrupt flag is set. | | | | # Bit 11 - B33SRDY: BOD33 Synchronization Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the BOD33 Synchronization Ready Interrupt Enable bit, which enables the BOD33 Synchronization Ready interrupt. | Value | Description | |-------|----------------------------------------------------------------------------------------| | 0 | The BOD33 Synchronization Ready interrupt is disabled. | | 1 | The BOD33 Synchronization Ready interrupt is enabled, and an interrupt request will be | | | generated when the BOD33 Synchronization Ready Interrupt flag is set. | ### Bit 10 - BOD33DET: BOD33 Detection Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the BOD33 Detection Interrupt Enable bit, which enables the BOD33 Detection interrupt. | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------| | 0 | The BOD33 Detection interrupt is disabled. | | 1 | The BOD33 Detection interrupt is enabled, and an interrupt request will be generated when the BOD33 Detection Interrupt flag is set. | ## Bit 9 - BOD33RDY: BOD33 Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the BOD33 Ready Interrupt Enable bit, which enables the BOD33 Ready interrupt. | Value | Description | |-------|------------------------------------------------------------------------------------------------------------------------------| | 0 | The BOD33 Ready interrupt is disabled. | | 1 | The BOD33 Ready interrupt is enabled, and an interrupt request will be generated when the BOD33 Ready Interrupt flag is set. | ## Bit 8 - DFLLRCS: DFLL Reference Clock Stopped Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the DFLL Reference Clock Stopped Interrupt Enable bit, which enables the DFLL Reference Clock Stopped interrupt. | Value | Description | |-------|-----------------------------------------------------------------------------------------| | 0 | The DFLL Reference Clock Stopped interrupt is disabled. | | 1 | The DFLL Reference Clock Stopped interrupt is enabled, and an interrupt request will be | | | generated when the DFLL Reference Clock Stopped Interrupt flag is set. | #### Bit 7 – DFLLLCKC: DFLL Lock Coarse Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the DFLL Lock Coarse Interrupt Enable bit, which enables the DFLL Lock Coarse interrupt. | Value | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------| | 0 | The DFLL Lock Coarse interrupt is disabled. | | 1 | The DFLL Lock Coarse interrupt is enabled, and an interrupt request will be generated when the DFLL Lock Coarse Interrupt flag is set. | ### Bit 6 - DFLLLCKF: DFLL Lock Fine Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the DFLL Lock Fine Interrupt Disable/Enable bit, disable the DFLL Lock Fine interrupt and set the corresponding interrupt request. | Value | Description | |-------|------------------------------------------------------------------------------------------| | 0 | The DFLL Lock Fine interrupt is disabled. | | 1 | The DFLL Lock Fine interrupt is enabled, and an interrupt request will be generated when | | | the DFLL Lock Fine Interrupt flag is set. | ### Bit 5 - DFLLOOB: DFLL Out Of Bounds Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the DFLL Out Of Bounds Interrupt Enable bit, which enables the DFLL Out Of Bounds interrupt. | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The DFLL Out Of Bounds interrupt is disabled. | | 1 | The DFLL Out Of Bounds interrupt is enabled, and an interrupt request will be generated when the DFLL Out Of Bounds Interrupt flag is set. | ## Bit 4 - DFLLRDY: DFLL Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the DFLL Ready Interrupt Enable bit, which enables the DFLL Ready interrupt and set the corresponding interrupt request. | Value | Description | |-------|----------------------------------------------------------------------------------------------------------------------------| | 0 | The DFLL Ready interrupt is disabled. | | 1 | The DFLL Ready interrupt is enabled, and an interrupt request will be generated when the DFLL Ready Interrupt flag is set. | ### Bit 3 - OSC8MRDY: OSC8M Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the OSC8M Ready Interrupt Enable bit, which enables the OSC8M Ready interrupt. | Value | Description | |-------|-------------------------------------------------------------------------------------------| | 0 | The OSC8M Ready interrupt is disabled. | | 1 | The OSC8M Ready interrupt is enabled, and an interrupt request will be generated when the | | | OSC8M Ready Interrupt flag is set. | ## Bit 2 - OSC32KRDY: OSC32K Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the OSC32K Ready Interrupt Enable bit, which enables the OSC32K Ready interrupt. | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------| | 0 | The OSC32K Ready interrupt is disabled. | | 1 | The OSC32K Ready interrupt is enabled, and an interrupt request will be generated when the OSC32K Ready Interrupt flag is set. | ## Bit 0 - XOSCRDY: XOSC Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the XOSC Ready Interrupt Enable bit, which enables the XOSC Ready interrupt. | Value | Description | |-------|------------------------------------------------------------------------------------------| | 0 | The XOSC Ready interrupt is disabled. | | 1 | The XOSC Ready interrupt is enabled, and an interrupt request will be generated when the | | | XOSC Ready Interrupt flag is set. | ## 17.8.3 Interrupt Flag Status and Clear **Note:** Depending on the fuse settings, various bits of the INTFLAG register can be set to one at startup. Therefore the user should clear those bits before using the corresponding interrupts. Name: INTFLAG Offset: 0x08 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|----|----|----| | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | | | | | | | | | |--------|----------|----------|---------|---------|----------|-----------|----------|----------| | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | DPLLLTO | DPLLLCKF | | Access | R | R | R | R | R | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | Access | R/W | R | R | R | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | | XOSCRDY | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 17 - DPLLLTO: DPLL Lock Timeout This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DPLL Lock Timeout bit in the Status register (PCLKSR.DPLLLTO) and will generate an interrupt request if INTENSET.DPLLLTO is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DPLL Lock Timeout interrupt flag. ### Bit 16 - DPLLLCKF: DPLL Lock Fall This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DPLL Lock Fall bit in the Status register (PCLKSR.DPLLLCKF) and will generate an interrupt request if INTENSET.DPLLLCKF is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DPLL Lock Fall interrupt flag. #### Bit 15 - DPLLLCKR: DPLL Lock Rise This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DPLL Lock Rise bit in the Status register (PCLKSR.DPLLLCKR) and will generate an interrupt request if INTENSET.DPLLLCKR is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DPLL Lock Rise interrupt flag. #### Bit 11 - B33SRDY: BOD33 Synchronization Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the BOD33 Synchronization Ready bit in the Status register (PCLKSR.B33SRDY) and will generate an interrupt request if INTENSET.B33SRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the BOD33 Synchronization Ready interrupt flag #### Bit 10 - BOD33DET: BOD33 Detection This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the BOD33 Detection bit in the Status register (PCLKSR.BOD33DET) and will generate an interrupt request if INTENSET.BOD33DET is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the BOD33 Detection interrupt flag. #### Bit 9 - BOD33RDY: BOD33 Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the BOD33 Ready bit in the Status register (PCLKSR.BOD33RDY) and will generate an interrupt request if INTENSET.BOD33RDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the BOD33 Ready interrupt flag. ## Bit 8 - DFLLRCS: DFLL Reference Clock Stopped This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DFLL Reference Clock Stopped bit in the Status register (PCLKSR.DFLLRCS) and will generate an interrupt request if INTENSET.DFLLRCS is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DFLL Reference Clock Stopped interrupt flag. #### Bit 7 - DFLLLCKC: DFLL Lock Coarse This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DFLL Lock Coarse bit in the Status register (PCLKSR.DFLLLCKC) and will generate an interrupt request if INTENSET.DFLLLCKC is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DFLL Lock Coarse interrupt flag. #### Bit 6 - DFLLLCKF: DFLL Lock Fine This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DFLL Lock Fine bit in the Status register (PCLKSR.DFLLLCKF) and will generate an interrupt request if INTENSET.DFLLLCKF is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DFLL Lock Fine interrupt flag. #### Bit 5 - DFLLOOB: DFLL Out Of Bounds This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DFLL Out Of Bounds bit in the Status register (PCLKSR.DFLLOOB) and will generate an interrupt request if INTENSET.DFLLOOB is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DFLL Out Of Bounds interrupt flag. #### Bit 4 - DFLLRDY: DFLL Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the DFLL Ready bit in the Status register (PCLKSR.DFLLRDY) and will generate an interrupt request if INTENSET.DFLLRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the DFLL Ready interrupt flag. #### Bit 3 - OSC8MRDY: OSC8M Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the OSC8M Ready bit in the Status register (PCLKSR.OSC8MRDY) and will generate an interrupt request if INTENSET.OSC8MRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the OSC8M Ready interrupt flag. #### Bit 2 - OSC32KRDY: OSC32K Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the OSC32K Ready bit in the Status register (PCLKSR.OSC32KRDY) and will generate an interrupt request if INTENSET.OSC32KRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the OSC32K Ready interrupt flag. ### Bit 0 - XOSCRDY: XOSC Ready This flag is cleared by writing a one to it. This flag is set on a zero-to-one transition of the XOSC Ready bit in the Status register (PCLKSR.XOSCRDY) and will generate an interrupt request if INTENSET.XOSCRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the XOSC Ready interrupt flag. #### 17.8.4 Power and Clocks Status Name: PCLKSR Offset: 0x0C **Reset:** 0x00000000 Property: - | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|--------------|---------|------------------------|-----------------------------------------|------------------------------|-----------------------------------------|-----------------------------------------| | | | | | | | | | | R | R | R | R | R | R | R | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | DPLLLTO | DPLLLCKF | | R | R | R | R | R | R | R | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R<br>0<br>23 | R R 0 0 | R R R 0 0 0 0 23 22 21 | R R R R 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | R R R R R R 0 0 0 0 0 0 0 19 | R R R R R R R 0 0 0 0 0 0 0 0 0 0 0 0 0 | R R R R R R R R 0 0 0 0 0 0 0 0 0 0 0 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----------|----------|---------|---------|----------|-----------|----------|---------| | | DPLLLCKR | | | | B33SRDY | BOD33DET | BOD33RDY | DFLLRCS | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DFLLLCKC | DFLLLCKF | DFLLOOB | DFLLRDY | OSC8MRDY | OSC32KRDY | | XOSCRDY | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 17 - DPLLLTO: DPLL Lock Timeout | Value | Description | |-------|----------------------------------| | 0 | DPLL Lock time-out not detected. | | 1 | DPLL Lock time-out detected. | ## Bit 16 - DPLLLCKF: DPLL Lock Fall | Val | lue | Description | |-----|-----|-----------------------------------| | 0 | | DPLL Lock fall edge not detected. | | 1 | | DPLL Lock fall edge detected. | ### Bit 15 - DPLLLCKR: DPLL Lock Rise | Valu | ie | Description | |------|----|-----------------------------------| | 0 | | DPLL Lock rise edge not detected. | | 1 | | DPLL Lock fall edge detected. | # Bit 11 - B33SRDY: BOD33 Synchronization Ready | Value | Description | |-------|------------------------------------| | 0 | BOD33 synchronization is complete. | | 1 | BOD33 synchronization is ongoing. | ## Bit 10 - BOD33DET: BOD33 Detection | Value | Description | |-------|----------------------------------------------------------------------------------------| | 0 | No BOD33 detection. | | 1 | BOD33 has detected that the I/O power supply is going below the BOD33 reference value. | # Bit 9 - BOD33RDY: BOD33 Ready | Value | Description | |-------|---------------------| | 0 | BOD33 is not ready. | | 1 | BOD33 is ready. | # Bit 8 - DFLLRCS: DFLL Reference Clock Stopped | Value | Description | |-------|-----------------------------------| | 0 | DFLL reference clock is running. | | 1 | DFLL reference clock has stopped. | # Bit 7 - DFLLLCKC: DFLL Lock Coarse | 1 | Value Description | | |---|-------------------|-------------------------------| | | 0 | No DFLL coarse lock detected. | | | 1 | DFLL coarse lock detected. | ### Bit 6 - DFLLLCKF: DFLL Lock Fine | Value | Description | |-------|-----------------------------| | 0 | No DFLL fine lock detected. | | 1 | DFLL fine lock detected. | #### Bit 5 - DFLLOOB: DFLL Out Of Bounds | Value | Description | | |-------|---------------------------------|--| | 0 | No DFLL Out Of Bounds detected. | | | 1 | DFLL Out Of Bounds detected. | | ## Bit 4 - DFLLRDY: DFLL Ready This bit is cleared when the synchronization of registers between clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. | Value | Description | | |-------|----------------------------------|--| | 0 | The Synchronization is ongoing. | | | 1 | The Synchronization is complete. | | ## Bit 3 - OSC8MRDY: OSC8M Ready | Value | Description | | |-------|---------------------------------------------------------|--| | 0 | OSC8M is not ready. | | | 1 | OSC8M is stable and ready to be used as a clock source. | | ## Bit 2 - OSC32KRDY: OSC32K Ready | Value | Description | | |-------|----------------------------------------------------------|--| | 0 | OSC32K is not ready. | | | 1 | OSC32K is stable and ready to be used as a clock source. | | ## Bit 0 - XOSCRDY: XOSC Ready | Value | Description | |-------|--------------------------------------------------------| | 0 | XOSC is not ready. | | 1 | XOSC is stable and ready to be used as a clock source. | ## 17.8.5 External Multipurpose Crystal Oscillator (XOSC) Control Name: XOSC Offset: 0x10 Reset: 0x0080 **Property:** Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----------|----------|---------|-----|-------|-----------|--------|-----| | | | START | UP[3:0] | | AMPGC | GAIN[2:0] | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ONDEMAND | RUNSTDBY | | | | XTALEN | ENABLE | | | Access | R/W | R/W | | | | R/W | R/W | | | Reset | 1 | 0 | | | | 0 | 0 | | ### Bits 15:12 - STARTUP[3:0]: Start-Up Time These bits select start-up time for the oscillator according to the table below. The OSCULP32K oscillator is used to clock the start-up counter. | STARTUP[3:0] | Number of OSCULP32K<br>Clock Cycles | Number of XOSC<br>Clock Cycles | Approximate Equivalent Time <sup>(1)(2)(3)</sup> | |--------------|-------------------------------------|--------------------------------|--------------------------------------------------| | 0x0 | 1 | 3 | 31µs | | 0x1 | 2 | 3 | 61µs | | 0x2 | 4 | 3 | 122µs | | 0x3 | 8 | 3 | 244µs | | 0x4 | 16 | 3 | 488µs | | 0x5 | 32 | 3 | 977µs | | 0x6 | 64 | 3 | 1953µs | | 0x7 | 128 | 3 | 3906µs | | 0x8 | 256 | 3 | 7813µs | | 0x9 | 512 | 3 | 15625µs | | 0xA | 1024 | 3 | 31250µs | | 0xB | 2048 | 3 | 62500µs | | 0xC | 4096 | 3 | 125000µs | | 0xD | 8192 | 3 | 250000µs | | 0xE | 16384 | 3 | 500000µs | | 0xF | 32768 | 3 | 1000000µs | #### Note: - 1. Number of cycles for the start-up counter - 2. Number of cycles for the synchronization delay, before PCLKSR.XOSCRDY is set. - 3. Actual start-up time is n OSCULP32K cycles + 3 XOSC cycles, but given the time neglects the 3 XOSC cycles. ### Bit 11 – AMPGC: Automatic Amplitude Gain Control This bit must be set only after the XOSC has settled, indicated by the XOSC Ready flag in the PCLKSR register (PCLKSR.XOSCRDY). | Value | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------| | 0 | The automatic amplitude gain control is disabled. | | 1 | The automatic amplitude gain control is enabled. Amplitude gain will be automatically adjusted during Crystal Oscillator operation. | ## Bits 10:8 - GAIN[2:0]: Oscillator Gain These bits select the gain for the oscillator. The listed maximum frequencies are recommendations, and might vary based on capacitive load and crystal characteristics. Setting this bit group has no effect when the Automatic Amplitude Gain Control is active. | GAIN[2:0] | Recommended Max Frequency | |-----------|---------------------------| | 0x0 | 2MHz | | 0x1 | 4MHz | | 0x2 | 8MHz | | 0x3 | 16MHz | | 0x4 | 30MHz | | 0x5-0x7 | Reserved | #### Bit 7 - ONDEMAND: On Demand Control The On Demand operation mode allows an oscillator to be enabled or disabled, depending on peripheral clock requests. In On Demand operation mode, i.e., if the XOSC.ONDEMAND bit has been previously written to one, the oscillator will be running only when requested by a peripheral. If there is no peripheral requesting the oscillator s clock source, the oscillator will be in a disabled state. If On Demand is disabled, the oscillator will always be running when enabled. In standby sleep mode, the On Demand operation is still active if the XOSC.RUNSTDBY bit is one. If XOSC.RUNSTDBY is zero, the oscillator is disabled. | Value | Description | |-------|------------------------------------------------------------------------------------------------| | 0 | The oscillator is always on, if enabled. | | 1 | The oscillator is enabled when a peripheral is requesting the oscillator to be used as a clock | | | source. The oscillator is disabled if no peripheral is requesting the clock source. | ### Bit 6 - RUNSTDBY: Run in Standby This bit controls how the XOSC behaves during standby sleep mode: | Value | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The oscillator is disabled in standby sleep mode. | | 1 | The oscillator is not stopped in standby sleep mode. If XOSC.ONDEMAND is one, the clock source will be running when a peripheral is requesting the clock. If XOSC.ONDEMAND is zero, the clock source will always be running in standby sleep mode. | #### Bit 2 - XTALEN: Crystal Oscillator Enable This bit controls the connections between the I/O pads and the external clock or crystal oscillator: | Value | Description | |-------|---------------------------------------------------------------------------| | 0 | External clock connected on XIN. XOUT can be used as general-purpose I/O. | | 1 | Crystal connected to XIN/XOUT. | ## Bit 1 - ENABLE: Oscillator Enable | Va | lue | Description | |----|-----|-----------------------------| | 0 | | The oscillator is disabled. | | 1 | | The oscillator is enabled. | ### 17.8.6 32kHz Internal Oscillator (OSC32K) Control Name: OSC32K Offset: 0x18 Reset: 0x003F0080 Property: Write-Protected | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----------|----------------------|---------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CALIB[6:0] | | | | | | R/W | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | WRTLOCK | | | STARTUP[2:0] | | | | | | R/W | | R/W | R/W | R/W | | | | | 0 | | 0 | 0 | 0 | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ONDEMAND | RUNSTDBY | | | | EN32K | ENABLE | | | R/W | R/W | | | | R/W | R/W | | | 1 | 0 | | | | 0 | 0 | | | | 23 15 7 ONDEMAND R/W | 23 22 R/W 0 15 14 7 6 ONDEMAND RUNSTDBY R/W R/W | 23 22 21 R/W R/W 0 1 15 14 13 7 6 5 ONDEMAND RUNSTDBY R/W R/W | 23 22 21 20 R/W R/W R/W 0 1 1 15 14 13 12 WRTLOCK R/W 0 7 6 5 4 ONDEMAND RUNSTDBY R/W R/W | 23 22 21 20 19 R/W R/W R/W R/W R/W 0 1 1 1 1 15 14 13 12 11 WRTLOCK R/W 0 7 6 5 4 3 ONDEMAND RUNSTDBY R/W | 23 22 21 20 19 18 CALIB[6:0] R/W R/W R/W R/W R/W R/W 0 1 1 1 1 1 15 14 13 12 11 10 WRTLOCK R/W 0 0 0 7 6 5 4 3 2 ONDEMAND RUNSTDBY EN32K R/W R/W | 23 22 21 20 19 18 17 CALIB[6:0] RW RW RW RW RW RW RW 0 1 1 1 1 1 15 14 13 12 11 10 9 15 WRTLOCK STARTUP[2:0] RW RW RW RW 0 0 0 0 7 6 5 4 3 2 1 ONDEMAND RUNSTDBY EN32K ENABLE RW RW RW RW | ## Bits 22:16 - CALIB[6:0]: Oscillator Calibration These bits control the oscillator calibration. This value must be written by the user. Factory calibration values can be loaded from the non-volatile memory. ### Bit 12 - WRTLOCK: Write Lock This bit locks the OSC32K register for future writes to fix the OSC32K configuration. | Value | Description | |-------|-----------------------------------------| | 0 | The OSC32K configuration is not locked. | | 1 | The OSC32K configuration is locked. | # Bits 10:8 - STARTUP[2:0]: Oscillator Start-Up Time These bits select start-up time for the oscillator. The OSCULP32K oscillator is used as input clock to the startup counter. Table 17-6. Start-Up Time for 32kHz Internal Oscillator | STARTUP[2:0] | Number of OSC32K clock cycles | Approximate Equivalent Time (OSCULP= 32 kHz)(1)(2)(3) | |--------------|-------------------------------|-------------------------------------------------------| | 0x0 | 3 | 92µs | | 0x1 | 4 | 122µs | | 0x2 | 6 | 183µs | | 0x3 | 10 | 305µs | | 0x4 | 18 | 549µs | | 0x5 | 34 | 1038µs | | 0x6 | 66 | 2014µs | | 0x7 | 130 | 3967µs | Notes: 1. Number of cycles for the start-up counter. - 2. Number of cycles for the synchronization delay, before PCLKSR.OSC32KRDY is set. - 3. Start-up time is n OSC32K cycles + 2 OSC32K cycles. #### Bit 7 - ONDEMAND: On Demand Control The On Demand operation mode allows an oscillator to be enabled or disabled depending on peripheral clock requests. In On Demand operation mode, i.e., if the ONDEMAND bit has been previously written to one, the oscillator will only be running when requested by a peripheral. If there is no peripheral requesting the oscillator s clock source, the oscillator will be in a disabled state. If On Demand is disabled the oscillator will always be running when enabled. In standby sleep mode, the On Demand operation is still active if the OSC32K.RUNSTDBY bit is one. If OSC32K.RUNSTDBY is zero, the oscillator is disabled. | Value | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The oscillator is always on, if enabled. | | 1 | The oscillator is enabled when a peripheral is requesting the oscillator to be used as a clock source. The oscillator is disabled if no peripheral is requesting the clock source. | ### Bit 6 - RUNSTDBY: Run in Standby This bit controls how the OSC32K behaves during standby sleep mode: | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The oscillator is disabled in standby sleep mode. | | 1 | The oscillator is not stopped in standby sleep mode. If OSC32K.ONDEMAND is one, the clock source will be running when a peripheral is requesting the clock. If OSC32K.ONDEMAND is zero, the clock source will always be running in standby sleep mode. | ## Bit 2 - EN32K: 32kHz Output Enable | Value | Description | |-------|-------------------------------| | 0 | The 32kHz output is disabled. | | 1 | The 32kHz output is enabled. | | 0 | The oscillator is disabled. | | 1 | The oscillator is enabled. | ## Bit 1 - ENABLE: Oscillator Enable | Value | Description | |-------|-----------------------------| | 0 | The oscillator is disabled. | | 1 | The oscillator is enabled. | # 17.8.7 32kHz Ultra Low Power Internal Oscillator (OSCULP32K) Control Name: OSCULP32K Offset: 0x1C Reset: 0xXX **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|---|---|-----|-----|------------|-----|-----| | | WRTLOCK | | | | | CALIB[4:0] | | | | Access | R/W | | | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | | | x | x | x | X | x | #### Bit 7 - WRTLOCK: Write Lock This bit locks the OSCULP32K register for future writes to fix the OSCULP32K configuration. | Value | Description | |-------|--------------------------------------------| | 0 | The OSCULP32K configuration is not locked. | | 1 | The OSCULP32K configuration is locked. | ## Bits 4:0 - CALIB[4:0]: Oscillator Calibration These bits control the oscillator calibration. These bits are loaded from Flash Calibration at startup. ## 17.8.8 8MHz Internal Oscillator (OSC8M) Control Name: OSC8M Offset: 0x20 **Reset:** 0xXXXX0382 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-------------|-----|----|----|-----|-------|---------|-----| | | FRANGE[1:0] | | | | | CALIE | B[11:8] | | | Access | R/W | R/W | | | R/W | R/W | R/W | R/W | | Reset | x | X | | | 0 | 0 | 0 | 0 | | - | | | | | | | | | | |--------|------------|----------|-----|-----|-----|-----|--------|---------|--| | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | CALIB[7:0] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | x | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | PRES | SC[1:0] | | | Access | | | | | | | R/W | R/W | | | Reset | | | | | | | 1 | 1 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | ONDEMAND | RUNSTDBY | | | | | ENABLE | | | | Access | R/W | R/W | | | • | | R/W | | | | Reset | 1 | 0 | | | | | 1 | | | # Bits 31:30 – FRANGE[1:0]: Oscillator Frequency Range These bits control the oscillator frequency range according to the table below. These bits are loaded from Flash Calibration at startup. | FRANGE[1:0] | Description | |-------------|-------------| | 0x0 | 4 to 6MHz | | 0x1 | 6 to 8MHz | | 0x2 | 8 to 11MHz | | 0x3 | 11 to 15MHz | ## Bits 27:16 – CALIB[11:0]: Oscillator Calibration These bits control the oscillator calibration. The calibration field is split in two: CALIB[11:6] is for temperature calibration CALIB[5:0] is for overall process calibration These bits are loaded from Flash Calibration at startup. ### Bits 9:8 - PRESC[1:0]: Oscillator Prescaler These bits select the oscillator prescaler factor setting according to the table below. | PRESC[1:0] | Description | |------------|-------------| | 0x0 | 1 | | 0x1 | 2 | | 0x2 | 4 | | 0x3 | 8 | # Bit 7 - ONDEMAND: On Demand Control The On Demand operation mode allows an oscillator to be enabled or disabled depending on peripheral clock requests. In On Demand operation mode, i.e., if the ONDEMAND bit has been previously written to one, the oscillator will only be running when requested by a peripheral. If there is no peripheral requesting the oscillator s clock source, the oscillator will be in a disabled state. If On Demand is disabled the oscillator will always be running when enabled. In standby sleep mode, the On Demand operation is still active if the OSC8M.RUNSTDBY bit is one. If OSC8M.RUNSTDBY is zero, the oscillator is disabled. | Value | Description | |-------|------------------------------------------------------------------------------------------------| | 0 | The oscillator is always on, if enabled. | | 1 | The oscillator is enabled when a peripheral is requesting the oscillator to be used as a clock | | | source. The oscillator is disabled if no peripheral is requesting the clock source. | #### Bit 6 - RUNSTDBY: Run in Standby This bit controls how the OSC8M behaves during standby sleep mode: | Value | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The oscillator is disabled in standby sleep mode. | | 1 | The oscillator is not stopped in standby sleep mode. If OSC8M.ONDEMAND is one, the clock source will be running when a peripheral is requesting the clock. If OSC8M.ONDEMAND is zero, the clock source will always be running in standby sleep mode. | #### Bit 1 - ENABLE: Oscillator Enable The user must ensure that the OSC8M is fully disabled before enabling it, and that the OSC8M is fully enabled before disabling it by reading OSC8M.ENABLE. | Value | Description | |-------|----------------------------------------------| | 0 | The oscillator is disabled or being enabled. | | 1 | The oscillator is enabled or being disabled. | #### 17.8.9 DFLL48M Control Name: DFLLCTRL Offset: 0x24 Reset: 0x0080 Property: Write-Protected, Write-Synchronized | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----|----|----------|----|----------|----|----------|---| | | | | | | | | | | | | | | | | | | | | | | | | | | | | 7 | 6 | E | 4 | 2 | 2 | 4 | 0 | | | 0 | <u> </u> | 4 | <u> </u> | | <u> </u> | U | | | | | | | | | | | | | | | | | | | Access Reset #### 17.8.10 DFLL48M Value Name: DFLLVAL Offset: 0x28 **Reset:** 0x00000000 Property: Read-Synchronized, Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|------------|------|---------|-------|-----|------|-------| | | | DIFF[15:8] | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DIFF | [7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | COAR | SE[5:0] | | | FINE | [9:8] | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | FINE | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | ### Bits 31:16 - DIFF[15:0]: Multiplication Ratio Difference In closed-loop mode (DFLLCTRL.MODE is written to one), this bit group indicates the difference between the ideal number of DFLL cycles and the counted number of cycles. This value is not updated in open-loop mode, and should be considered invalid in that case. ## Bits 15:10 - COARSE[5:0]: Coarse Value Set the value of the Coarse Calibration register. In closed-loop mode, this field is read-only. ### Bits 9:0 - FINE[9:0]: Fine Value Set the value of the Fine Calibration register. In closed-loop mode, this field is read-only. ### 17.8.11 DFLL48M Multiplier Name: DFLLMUL Offset: 0x2C **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------------|-----|-----|-----|-----|-----|-----|--------| | | CSTEP[5:0] | | | | | | | P[9:8] | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | | | | | | | | | |--------|----------|-----|-----|------|--------|-----|-----|-----| | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | FSTE | P[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | MUL | [15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MUL[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | # Bits 31:26 - CSTEP[5:0]: Coarse Maximum Step This bit group indicates the maximum step size allowed during coarse adjustment in closed-loop mode. When adjusting to a new frequency, the expected output frequency overshoot depends on this step size. #### Bits 25:16 - FSTEP[9:0]: Fine Maximum Step This bit group indicates the maximum step size allowed during fine adjustment in closed-loop mode. When adjusting to a new frequency, the expected output frequency overshoot depends on this step size. ## Bits 15:0 - MUL[15:0]: DFLL Multiply Factor This field determines the ratio of the CLK\_DFLL output frequency to the CLK\_DFLL\_REF input frequency. Writing to the MUL bits will cause locks to be lost and the fine calibration value to be reset to its midpoint. ## 17.8.12 DFLL48M Synchronization Name: DFLLSYNC **Offset:** 0x30 **Reset:** 0x00 **Property:** Write-Protected ### Bit 7 - READREQ: Read Request To be able to read the current value of DFLLVAL in closed-loop mode, this bit should be written to one. The updated value is available in DFLLVAL when PCLKSR.DFLLRDY is set. ### 17.8.13 3.3V Brown-Out Detector (BOD33) Control Name: BOD33 Offset: 0x34 Reset: 0x00XX00XX Property: Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|----------|--------|-------|---------|--------|--------|------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | LEVE | L[5:0] | | | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | x | x | x | x | x | x | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | PSEI | L[3:0] | | | | CEN | MODE | | Access | R/W | R/W | R/W | R/W | | | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | | | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RUNSTDBY | | ACTIO | DN[1:0] | HYST | ENABLE | | | Access | | R/W | | R/W | R/W | R/W | R/W | | | Reset | | 0 | | x | x | x | x | | ## Bits 21:16 - LEVEL[5:0]: BOD33 Threshold Level This field sets the triggering voltage threshold for the BOD33. See the *Electrical Characteristics* for actual voltage levels. Note that any change to the LEVEL field of the BOD33 register should be done when the BOD33 is disabled in order to avoid spurious resets or interrupts. These bits are loaded from Flash User Row at start-up. Refer to *NVM User Row Mapping* for more details. ## Bits 15:12 - PSEL[3:0]: Prescaler Select Selects the prescaler divide-by output for the BOD33 sampling mode according to the table below. The input clock comes from the OSCULP32K 1kHz output. | PSEL[3:0] | Name | Description | |-----------|--------|----------------------| | 0x0 | DIV2 | Divide clock by 2 | | 0x1 | DIV4 | Divide clock by 4 | | 0x2 | DIV8 | Divide clock by 8 | | 0x3 | DIV16 | Divide clock by 16 | | 0x4 | DIV32 | Divide clock by 32 | | 0x5 | DIV64 | Divide clock by 64 | | 0x6 | DIV128 | Divide clock by 128 | | 0x7 | DIV256 | Divide clock by 256 | | 0x8 | DIV512 | Divide clock by 512 | | 0x9 | DIV1K | Divide clock by 1024 | | 0xA | DIV2K | Divide clock by 2048 | | 0xB | DIV4K | Divide clock by 4096 | | PSEL[3:0] | Name | Description | |-----------|--------|-----------------------| | 0xC | DIV8K | Divide clock by 8192 | | 0xD | DIV16K | Divide clock by 16384 | | 0xE | DIV32K | Divide clock by 32768 | | 0xF | DIV64K | Divide clock by 65536 | #### Bit 9 - CEN: Clock Enable Writing a zero to this bit will stop the BOD33 sampling clock. Writing a one to this bit will start the BOD33 sampling clock. | Value | Description | |-------|-----------------------------------------------------------------------------------------| | 0 | The BOD33 sampling clock is either disabled and stopped, or enabled but not yet stable. | | 1 | The BOD33 sampling clock is either enabled and stable, or disabled but not yet stopped. | ## Bit 8 - MODE: Operation Mode | Value | Description | |-------|----------------------------------------| | 0 | The BOD33 operates in continuous mode. | | 1 | The BOD33 operates in sampling mode. | ## Bit 6 - RUNSTDBY: Run in Standby | Value | Description | |-------|----------------------------------------------| | 0 | The BOD33 is disabled in standby sleep mode. | | 1 | The BOD33 is enabled in standby sleep mode. | ## Bits 4:3 - ACTION[1:0]: BOD33 Action These bits are used to select the BOD33 action when the supply voltage crosses below the BOD33 threshold. These bits are loaded from Flash User Row at start-up. | ACTION[1:0] | Name | Description | |-------------|-----------|----------------------------------| | 0x0 | NONE | No action | | 0x1 | RESET | The BOD33 generates a reset | | 0x2 | INTERRUPT | The BOD33 generates an interrupt | | 0x3 | | Reserved | # Bit 2 - HYST: Hysteresis This bit indicates whether hysteresis is enabled for the BOD33 threshold voltage: This bit is loaded from Flash User Row at start-up. Refer to NVM User Row Mapping for more details. | Value | Description | |-------|---------------------| | 0 | No hysteresis. | | 1 | Hysteresis enabled. | ### Bit 1 - ENABLE: Enable This bit is loaded from Flash User Row at startup. Refer to NVM User Row Mapping for more details. | Value | Description | |-------|--------------------| | 0 | BOD33 is disabled. | | 1 | BOD33 is enabled. | ## 17.8.14 Voltage Regulator System (VREG) Control Name: VREG Offset: 0x3C Reset: 0x0X00 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----------|----------|----|----|----|---|---| | | | | FORCELDO | | | | | | | Access | | | R/W | | | | | | | Reset | | | 0 | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RUNSTDBY | | | | | | | | Access | | R/W | | | | | | | | Reset | | 0 | | | | | | | # Bit 13 - FORCELDO: Force LDO Voltage Regulator | Value | Description | |-------|-------------------------------------------------------------------------------------------| | 0 | The voltage regulator is in low power and low drive configuration in standby sleep mode. | | 1 | The voltage regulator is in low power and high drive configuration in standby sleep mode. | ## Bit 6 - RUNSTDBY: Run in Standby | Value | Description | |-------|----------------------------------------------------------------------------| | 0 | The voltage regulator is in low power configuration in standby sleep mode. | | 1 | The voltage regulator is in normal configuration in standby sleep mode. | ## 17.8.15 Voltage References System (VREF) Control Name: VREF Offset: 0x40 **Reset:** 0x0XXX0000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|-----|-------------|-----| | | | | | | | | CALIB[10:8] | | | Access | | | | | | R/W | R/W | R/W | | Reset | | | | | | X | x | X | | _ | | | | | | | | | |--------|------------|-----|-----|-----|-----|---------|------|-----| | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | CALIB[7:0] | | | | | | | | | Access | R/W | Reset | x | x | x | x | x | x | x | x | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | • | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | BGOUTEN | TSEN | | | Access | | | | | | R/W | R/W | | | Reset | | | | | | 0 | 0 | | # Bits 26:16 – CALIB[10:0]: Bandgap Voltage Generator Calibration These bits are used to calibrate the output level of the bandgap voltage reference. These bits are loaded from Flash Calibration Row at startup. ## Bit 2 - BGOUTEN: Bandgap Output Enable | 1 | Value | Description | |---|-------|--------------------------------------------------------------| | | 0 | The bandgap output is not available as an ADC input channel. | | | 1 | The bandgap output is routed to an ADC input channel. | ## Bit 1 - TSEN: Temperature Sensor Enable | Value | Description | |-------|-------------------------------------------------------------------| | 0 | Temperature sensor is disabled. | | 1 | Temperature sensor is enabled and routed to an ADC input channel. | ## 17.8.16 DPLL Control A Name: DPLLCTRLA **Offset:** 0x44 **Reset:** 0x80 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|----------|---|---|---|---|--------|---| | | ONDEMAND | RUNSTDBY | | | | | ENABLE | | | Access | R/W | R/W | | | | | R/W | _ | | Reset | 1 | 0 | | | | | 0 | | ### Bit 7 - ONDEMAND: On Demand Clock Activation | Value | Description | |-------|---------------------------------------------------------------------------------------| | 0 | The DPLL is always on when enabled. | | 1 | The DPLL is activated only when a peripheral request the DPLL as a source clock. The | | | DPLLCTRLA.ENABLE bit must be one to validate that operation, otherwise the peripheral | | | request has no effect. | # Bit 6 - RUNSTDBY: Run in Standby | Value | Description | |-------|------------------------------------------------| | 0 | The DPLL is disabled in standby sleep mode. | | 1 | The DPLL is not stopped in standby sleep mode. | ### Bit 1 - ENABLE: DPLL Enable The software operation of enabling or disabling the DPLL takes a few clock cycles, so check the DPLLSTATUS.ENABLE status bit to identify when the DPLL is successfully activated or disabled. | Value | Description | |-------|-----------------------| | 0 | The DPLL is disabled. | | 1 | The DPLL is enabled. | ## 17.8.17 DPLL Ratio Control Name: DPLLRATIO Offset: 0x48 **Reset:** 0x00000000 **Property:** Write-Protected | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----------|----------------------|----------------------------------|----------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | LDRFRAC[3:0] | | | | | | | | | • | R/W | R/W | R/W | R/W | | | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | LDR[11:8] | | | | | | | | | | R/W | R/W | R/W | R/W | | | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | LDR[7:0] | | | | | | | | | | R/W | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 23<br>15<br>7<br>R/W | 23 22<br>15 14<br>7 6<br>R/W R/W | 23 22 21 15 14 13 7 6 5 R/W R/W R/W | 23 22 21 20 15 14 13 12 7 6 5 4 LDR R/W R/W R/W R/W | 23 22 21 20 19 R/W 0 15 14 13 12 11 R/W 0 7 6 5 4 3 LDR[7:0] R/W R/W R/W R/W R/W R/W | 23 22 21 20 19 18 LDRFR R/W R/W R/W 0 0 0 | 23 22 21 20 19 18 17 LDRFRAC[3:0] | | ## Bits 19:16 - LDRFRAC[3:0]: Loop Divider Ratio Fractional Part Write this field with the fractional part of the frequency multiplier. ### Bits 11:0 - LDR[11:0]: Loop Divider Ratio Write this field with the integer part of the frequency multiplier. ## 17.8.18 DPLL Control B Name: DPLLCTRLB Offset: 0x4C Reset: 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|------|---------|-------|------|------------|--------| | | | | | | | | DIV[10:8] | | | Access | | | | • | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DIV | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | LBYPASS | | | LTIME[2:0] | | | Access | | | | R/W | | R/W | R/W | R/W | | Reset | | | | 0 | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | REFC | LK[1:0] | WUF | LPEN | FILTE | R[1:0] | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 26:16 - DIV[10:0]: Clock Divider These bits are used to set the XOSC clock source division factor. Refer to Principle of Operation. # Bit 12 – LBYPASS: Lock Bypass | Value | Description | |-------|---------------------------------------------------------------------------| | 0 | Normal Mode: the CLK_FDPLL96M is turned off when lock signal is low. | | 1 | Lock Bypass Mode: the CLK_FDPLL96M is always running, lock is irrelevant. | # Bits 10:8 - LTIME[2:0]: Lock Time These bits select Lock Timeout. | LTIME[2:0] | Name | Description | |------------|---------|----------------------------------| | 0x0 | DEFAULT | No time-out | | 0x1-0x3 | | Reserved | | 0x4 | 8MS | Time-out if no lock within 8 ms | | 0x5 | 9MS | Time-out if no lock within 9 ms | | 0x6 | 10MS | Time-out if no lock within 10 ms | | 0x7 | 11MS | Time-out if no lock within 11 ms | # Bits 5:4 – REFCLK[1:0]: Reference Clock Selection These bits select the CLK\_FDPLL96M\_REF source. | REFCLK[1:0] | Name | Description | |-------------|-----------|---------------------------| | 0x0 | XOSC32 | XOSC32 clock reference | | 0x1 | XOSC | XOSC clock reference | | 0x2 | GCLK_DPLL | GCLK_DPLL clock reference | | 0x3 | | Reserved | # Bit 3 – WUF: Wake Up Fast | Value | Description | |-------|--------------------------------------------------------------------| | 0 | DPLL CK output is gated until complete startup time and lock time. | | 1 | DPLL CK output is gated until startup time only. | # Bit 2 - LPEN: Low-Power Enable | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------| | 0 | The time to digital converter is selected. | | 1 | The time to digital converter is not selected, this will improve power consumption but increase the output jitter. | # Bits 1:0 - FILTER[1:0]: Proportional Integral Filter Selection These bits select the DPLL filter type. | FILTER[1:0] | Name | Description | |-------------|---------|-----------------------| | 0x0 | DEFAULT | Default filter mode | | 0x1 | LBFILT | Low bandwidth filter | | 0x2 | HBFILT | High bandwidth filter | | 0x3 | HDFILT | High damping filter | ## 17.8.19 **DPLL Status** Name: DPLLSTATUS Offset: 0x50 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----|--------|--------|------| | | | | | | DIV | ENABLE | CLKRDY | LOCK | | Access | | | | | R | R | R | R | | Reset | | | | | 0 | 0 | 0 | 0 | # Bit 3 - DIV: Divider Enable | Value | Description | |-------|------------------------------------------| | 0 | The reference clock divider is disabled. | | 1 | The reference clock divider is enabled. | # Bit 2 - ENABLE: DPLL Enable | ٧ | alue | Description | |---|------|-----------------------| | 0 | | The DPLL is disabled. | | 1 | | The DPLL is enabled. | # Bit 1 – CLKRDY: Output Clock Ready | Value | Description | |-------|------------------------------| | 0 | The DPLL output clock is off | | 1 | The DPLL output clock in on. | # Bit 0 - LOCK: DPLL Lock Status | Value | Description | |-------|-----------------------------------| | 0 | The DPLL Lock signal is cleared. | | 1 | The DPLL Lock signal is asserted. | # 18. WDT – Watchdog Timer ### 18.1 Overview The Watchdog Timer (WDT) is a system function for monitoring correct program operation. It makes it possible to recover from error situations such as runaway or deadlocked code. The WDT is configured to a predefined time-out period, and is constantly running when enabled. If the WDT is not cleared within the time-out period, it will issue a system reset. An early-warning interrupt is available to indicate an upcoming watchdog time-out condition. The window mode makes it possible to define a time slot (or window) inside the total time-out period during which the WDT must be cleared. If the WDT is cleared outside this window, either too early or too late, a system reset will be issued. Compared to the normal mode, this can also catch situations where a code error causes the WDT to be cleared frequently. When enabled, the WDT will run in active mode and all sleep modes. It is asynchronous and runs from a CPU-independent clock source. The WDT will continue operation and issue a system reset or interrupt even if the main clocks fail. ### 18.2 Features - Issues a system reset if the Watchdog Timer is not cleared before its time-out period - Early Warning interrupt generation - Asynchronous operation from dedicated oscillator - Two types of operation: - Normal mode - Window mode - Selectable time-out periods - From 8 cycles to 16,000 cycles in normal mode - From 16 cycles to 32,000 cycles in window mode - Always-on capability # 18.3 Block Diagram Figure 18-1. WDT Block Diagram # 18.4 Signal Description Not applicable. # 18.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. ## 18.5.1 I/O Lines Not applicable. ## 18.5.2 Power Management The WDT can continue to operate in any sleep mode where the selected source clock is running. The WDT interrupts can be used to wake up the device from sleep modes. The events can trigger other operations in the system without exiting sleep modes. # **Related Links** PM – Power Manager #### 18.5.3 Clocks The WDT bus clock (CLK\_WDT\_APB) is enabled by default, and can be enabled and disabled in the Power Manager. Refer to *PM* – *Power Manager* for details. A generic clock (GCLK\_WDT) is required to clock the WDT. This clock must be configured and enabled in the Generic Clock Controller before using the WDT. Refer to *GCLK – Generic Clock Controller* for details. This generic clock is asynchronous to the user interface clock (CLK\_WDT\_APB). Due to this asynchronicity, accessing certain registers will require synchronization between the clock domains. Refer to *Synchronization* for further details. GCLK\_WDT is intended to be sourced from the clock of the internal ultra-low-power (ULP) oscillator. Due to the ultralow- power design, the oscillator is not very accurate, and so the exact time-out period may vary from device to device. This variation must be kept in mind when designing software that uses the WDT to ensure that the time-out periods used are valid for all devices. For more information on ULP oscillator accuracy, consult the *Ultra Low Power Internal 32kHz RC Oscillator (OSCULP32K)*Characteristics. GCLK\_WDT can also be clocked from other sources if a more accurate clock is needed, but at the cost of higher power consumption. #### Related Links PM - Power Manager GCLK - Generic Clock Controller 32kHz Ultra Low Power Internal Oscillator (OSCULP32K) Operation #### 18.5.4 DMA Not applicable. ### 18.5.5 Interrupts The interrupt request line is connected to the interrupt controller. Using the WDT interrupt(s) requires the interrupt controller to be configured first. #### **Related Links** Nested Vector Interrupt Controller #### 18.5.6 Events Not applicable. ### 18.5.7 Debug Operation When the CPU is halted in debug mode the WDT will halt normal operation. ## 18.5.8 Register Access Protection Registers with write-access can be optionally write-protected by the Peripheral Access Controller (PAC), except the following: Interrupt Flag Status and Clear register (INTFLAG) **Note:** Optional write-protection is indicated by the "PAC Write-Protection" property in the register description. # 18.5.9 Analog Connections Not applicable. # 18.6 Functional Description ## 18.6.1 Principle of Operation The Watchdog Timer (WDT) is a system for monitoring correct program operation, making it possible to recover from error situations such as runaway code, by issuing a Reset. When enabled, the WDT is a constantly running timer that is configured to a predefined time-out period. Before the end of the time-out period, the WDT should be set back, or else, a system Reset is issued. The WDT has two modes of operation, Normal mode and Window mode. Both modes offer the option of Early Warning interrupt generation. The description for each of the basic modes is given below. The settings in the Control register (CTRL) and the Interrupt Enable register (handled by INTENCLR/SET) determine the mode of operation: Table 18-1. WDT Operating Modes | CTRL.ENABLE | CTRL.WEN | INTENSET.EW | Mode | |-------------|----------|-------------|-------------------------------------| | 0 | x | x | Stopped | | 1 | 0 | 0 | Normal | | 1 | 0 | 1 | Normal with Early Warning interrupt | | 1 | 1 | 0 | Window | | 1 | 1 | 1 | Window with Early Warning interrupt | ## 18.6.2 Basic Operation #### 18.6.2.1 Initialization The following bits are enable-protected: - Window Mode Enable in the Control register (CTRL.WEN) - Always-On in the Control register (CTRL-ALWAYSON) The following registers are enable-protected: - Configuration register (CONFIG) - Early Warning Interrupt Control register (EWCTRL) Any writes to these bits or registers when the WDT is enabled or is being enabled (CTRL.ENABLE=1) will be discarded. Writes to these registers while the WDT is being disabled will be completed after the disabling is complete. Enable-protection is denoted by the Enable-Protected property in the register description. Initialization of the WDT can be done only while the WDT is disabled. The WDT is configured by defining the required Time-Out Period bits in the Configuration register (CONFIG.PER). If window-mode operation is required, the Window Enable bit in the Control register (CTRL.WEN) must be written to one and the Window Period bits in the Configuration register (CONFIG.WINDOW) must be defined. ### **Normal Mode** Defining the required Time-Out Period bits in the Configuration register (CONFIG.PER). ## **Normal Mode with Early Warning interrupt** - Defining the required Time-Out Period bits in the Configuration register (CONFIG.PER). - Defining Early Warning Interrupt Time Offset bits in the Early Warning Interrupt Control register (EWCTRL. EWOFFSET). - Setting Early Warning Interrupt Enable bit in the Interrupt Enable Set register (INTENSET.EW). #### Window Mode - Defining Time-Out Period bits in the Configuration register (CONFIG.PER). - Defining Window Mode Time-Out Period bits in the Configuration register (CONFIG.WINDOW). - Setting Window Enable bit in the Control register (CTRL.WEN). ### Window Mode with Early Warning interrupt - Defining Time-Out Period bits in the Configuration register (CONFIG.PER). - Defining Window Mode Time-Out Period bits in the Configuration register (CONFIG.WINDOW). - Setting Window Enable bit in the Control register (CTRL.WEN). - Defining Early Warning Interrupt Time Offset bits in the Early Warning Interrupt Control register (EWCTRL. EWOFFSET). - Setting Early Warning Interrupt Enable bit in the Interrupt Enable Set register (INTENSET.EW). ### 18.6.2.2 Configurable Reset Values After a Power-on Reset, some registers will be loaded with initial values from the NVM User Row. Refer to *NVM User Row Mapping* for more details. This encompasses the following bits and bit groups: - Enable bit in the Control register, CTRL.ENABLE - Always-On bit in the Control register, CTRL.ALWAYSON - Watchdog Timer Windows Mode Enable bit in the Control register, CTRL.WEN - Watchdog Timer Windows Mode Time-Out Period bits in the Configuration register, CONFIG.WINDOW - Time-Out Period in the Configuration register, CONFIG.PER - Early Warning Interrupt Time Offset bits in the Early Warning Interrupt Control register, EWCTRL.EWOFFSET For more information about fuse locations, see NVM User Row Mapping. #### Related Links **NVM User Row Mapping** ### 18.6.2.3 Enabling and Disabling The WDT is enabled by writing a '1' to the Enable bit in the Control register (CTRL.ENABLE). The WDT is disabled by writing a '0' to CTRL.ENABLE. The WDT can be disabled only if the Always-On bit in the Control register (CTRL.ALWAYSON) is '0'. ### 18.6.2.4 Normal Mode In Normal mode operation, the length of a time-out period is configured in CONFIG.PER. The WDT is enabled by writing a '1' to the Enable bit in the Control register (CTRL.ENABLE). Once enabled, the WDT will issue a system reset if a time-out occurs. This can be prevented by clearing the WDT at any time during the time-out period. The WDT is cleared and a new WDT time-out period is started by writing 0xA5 to the Clear register (CLEAR). Writing any other value than 0xA5 to CLEAR will issue an immediate system reset. There are 12 possible WDT time-out (TO<sub>WDT</sub>) periods, selectable from 8ms to 16s. By default, the early warning interrupt is disabled. If it is desired, the Early Warning Interrupt Enable bit in the Interrupt Enable register (INTENSET.EW) must be written to '1'. The Early Warning Interrupt is disabled again by writing a '1' to the Early Warning Interrupt bit in the Interrupt Enable Clear register (INTENCLR.EW). If the Early Warning Interrupt is enabled, an interrupt is generated prior to a WDT time-out condition. In Normal mode, the Early Warning Offset bits in the Early Warning Interrupt Control register, EWCTRL.EWOFFSET, define the time when the early warning interrupt occurs. The Normal mode operation is illustrated in the figure Normal-Mode Operation. Figure 18-2. Normal-Mode Operation #### 18.6.2.5 Window Mode In Window mode operation, the WDT uses two different time specifications: the WDT can only be cleared by writing 0xA5 to the CLEAR register *after* the closed window time-out period $(TO_{WDTW})$ , during the subsequent Normal time-out period $(TO_{WDTW})$ . If the WDT is cleared before the time window opens (before $TO_{WDTW}$ is over), the WDT will issue a system reset. Both parameters $TO_{WDTW}$ and $TO_{WDT}$ are periods in a range from 8ms to 16s, so the total duration of the WDT time-out period is the sum of the two parameters. The closed window period is defined by the Window Period bits in the Configuration register (CONFIG.WINDOW), and the open window period is defined by the Period bits in the Configuration register (CONFIG.PER). By default, the Early Warning interrupt is disabled. If it is desired, the Early Warning Interrupt Enable bit in the Interrupt Enable register (INTENSET.EW) must be written to '1'. The Early Warning Interrupt is disabled again by writing a '1' to the Early Warning Interrupt bit in the Interrupt Enable Clear (INTENCLR.EW) register. If the Early Warning interrupt is enabled in Window mode, the interrupt is generated at the start of the open window period, i.e. after TO<sub>WDTW</sub>. The Window mode operation is illustrated in figure Window-Mode Operation. Figure 18-3. Window-Mode Operation ### 18.6.3 Additional Features ## 18.6.3.1 Always-On Mode The Always-On mode is enabled by setting the Always-On bit in the Control register (CTRLA.ALWAYSON=1). When the Always-On mode is enabled, the WDT runs continuously, regardless of the state of CTRL.ENABLE. Once written, the Always-On bit can only be cleared by a power-on reset. The Configuration (CONFIG) and Early Warning Control (EWCTRL) registers are read-only registers while the CTRL.ALWAYSON bit is set. Thus, the time period configuration bits (CONFIG.PER, CONFIG.WINDOW, EWCTRL.EWOFFSET) of the WDT cannot be changed. Enabling or disabling Window mode operation by writing the Window Enable bit (CTRLA.WEN) is allowed while in Always-On mode, but note that CONFIG.PER cannot be changed. The CTRL.ALWAYSON bit must never be set to one by software if any of the following conditions is true: - 1. The GCLK WDT is disabled - 2. The clock generator for the GCLK\_WDT is disabled - 3. The source clock of the clock generator for the GCLK\_WDT is disabled or off The Interrupt Clear and Interrupt Set registers are accessible in the Always-On mode. The Early Warning interrupt can still be enabled or disabled while in the Always-On mode, but note that EWCTRL.EWOFFSET cannot be changed. Table 18-2. WDT Operating Modes With Always-On | WEN | Interrupt enable | Mode | |-----|------------------|--------------------------------------------------------| | 0 | 0 | Always-on and normal mode | | 0 | 1 | Always-on and normal mode with Early Warning interrupt | | 1 | 0 | Always-on and window mode | | 1 | 1 | Always-on and window mode with Early Warning interrupt | ### 18.6.4 Interrupts The WDT has the following interrupt source: Early Warning (EW) Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear (INTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a '1' to the corresponding bit in the Interrupt Enable Set (INTENSET) register, and disabled by writing a '1' to the corresponding bit in the Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled, or the WDT is reset. See the INTFLAG register description for details on how to clear interrupt flags. The WDT has one common interrupt request line for all the interrupt sources. The user must read the INTFLAG register to determine which interrupt condition is present. Note: Interrupts must be globally enabled for interrupt requests to be generated. The Early Warning interrupt behaves differently in normal mode and in window mode. In normal mode, the Early Warning interrupt generation is defined by the Early Warning Offset in the Early Warning Control register (EWCTRL.EWOFFSET). The Early Warning Offset bits define the number of GCLK\_WDT clocks before the interrupt is generated, relative to the start of the watchdog time-out period. For example, if the WDT is operating in normal mode with CONFIG.PER = 0x2 and EWCTRL.EWOFFSET = 0x1, the Early Warning interrupt is generated 16 GCLK\_WDT clock cycles from the start of the watchdog time-out period, and the watchdog time-out system reset is generated 32 GCLK\_WDT clock cycles from the start of the watchdog time-out period. The user must take caution when programming the Early Warning Offset bits. If these bits define an Early Warning interrupt generation time greater than the watchdog time-out period, the watchdog time-out system reset is generated prior to the Early Warning interrupt. Thus, the Early Warning interrupt will never be generated. In window mode, the Early Warning interrupt is generated at the start of the open window period. In a typical application where the system is in sleep mode, it can use this interrupt to wake up and clear the Watchdog Timer, after which the system can perform other tasks or return to sleep mode. ## 18.6.5 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. The Synchronization Ready interrupt can be used to signal when synchronization is complete. This can be accessed via the Synchronization Ready Interrupt Flag in the Interrupt Flag Status and Clear register (INTFLAG.SYNCRDY). If an operation that requires synchronization is executed while STATUS.SYNCBUSY='1', the bus will be stalled. All operations will complete successfully, but the CPU will be stalled and interrupts will be pending as long as the bus is stalled. The following registers are synchronized when written: - Control register (CTRL) - Clear register (CLEAR) Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. #### **Related Links** Register Synchronization # 18.7 Register Summary Register summary | Offset | Name | Bit | | | | | | | | | |--------|----------|------|----------|---------------|---------|------|--------|-----|--------|----| | | | Pos. | | | | | | | | | | 0x0 | CTRL | 7:0 | ALWAYSON | | | | | WEN | ENABLE | | | 0x1 | CONFIG | 7:0 | | WINDO | DW[3:0] | | | PER | [3:0] | | | 0x2 | EWCTRL | 7:0 | | EWOFFSET[3:0] | | | | | | | | 0x3 | Reserved | | | | | | | | | | | 0x4 | INTENCLR | 7:0 | | | | | | | | EW | | 0x5 | INTENSET | 7:0 | | | | | | | | EW | | 0x6 | INTFLAG | 7:0 | | | | | | | | EW | | 0x7 | STATUS | 7:0 | SYNCBUSY | | | | | | | | | 0x8 | CLEAR | 7:0 | | | | CLEA | R[7:0] | | | | # 18.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers require synchronization when read and/or written. Synchronization is denoted by the "Read-Synchronized" and/or "Write-Synchronized" property in each individual register description. Some registers are enable-protected, meaning they can only be written when the module is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. #### 18.8.1 **Control** Name: CTRL Offset: 0x0 **Reset:** N/A - Loaded from NVM User Row at start-up Property: Write-Protected, Enable-Protected, Write-Synchronized | Bit | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|---|---|-----|--------|---| | | ALWAYSON | | | | | WEN | ENABLE | | | Access | R/W | | | | | R/W | R/W | | | Reset | x | | | | | X | X | | # Bit 7 - ALWAYSON: Always-On This bit allows the WDT to run continuously. After being written to one, this bit cannot be written to zero, and the WDT will remain enabled until a power-on reset is received. When this bit is one, the Control register (CTRL), the Configuration register (CONFIG) and the Early Warning Control register (EWCTRL) will be read-only, and any writes to these registers are not allowed. Writing a zero to this bit has no effect. This bit is not enable-protected. These bits are loaded from NVM User Row at start-up. Refer to NVM User Row Mapping for more details. | Value | Description | |-------|------------------------------------------------------------------------| | 0 | The WDT is enabled and disabled through the ENABLE bit. | | 1 | The WDT is enabled and can only be disabled by a power-on reset (POR). | ## Bit 2 - WEN: Watchdog Timer Window Mode Enable The initial value of this bit is loaded from Flash Calibration. This bit is loaded from NVM User Row at start-up. Refer to NVM User Row Mapping for more details. | Value | Description | |-------|---------------------------------------------| | 0 | Window mode is disabled (normal operation). | | 1 | Window mode is enabled. | ### Bit 1 - ENABLE: Enable This bit enables or disables the WDT. Can only be written while CTRL.ALWAYSON is zero. Due to synchronization, there is delay from writing CTRL.ENABLE until the peripheral is enabled/ disabled. The value written to CTRL.ENABLE will read back immediately, and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. This bit is not enable-protected. This bit is loaded from NVM User Row at start-up. Refer to NVM User Row Mapping for more details. | Value | Description | |-------|----------------------| | 0 | The WDT is disabled. | | 1 | The WDT is enabled. | # 18.8.2 Configuration Name: CONFIG Offset: 0x1 Reset: N/A - Loaded from NVM User Row at startup Property: Write-Protected, Enable-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-------------|-----|-----|-----|----------|-----|-----|-----|--| | | WINDOW[3:0] | | | | PER[3:0] | | | | | | Access | R/W | | Reset | x | x | x | x | x | x | x | x | | # Bits 7:4 - WINDOW[3:0]: Window Mode Time-Out Period In window mode, these bits determine the watchdog closed window period as a number of oscillator cycles. These bits are loaded from NVM User Row at start-up. Refer to NVM User Row Mapping for more details. | Value | Description | |---------|--------------------| | 0x0 | 8 clock cycles | | 0x1 | 16 clock cycles | | 0x2 | 32 clock cycles | | 0x3 | 64 clock cycles | | 0x4 | 128 clock cycles | | 0x5 | 256 clocks cycles | | 0x6 | 512 clocks cycles | | 0x7 | 1024 clock cycles | | 0x8 | 2048 clock cycles | | 0x9 | 4096 clock cycles | | 0xA | 8192 clock cycles | | 0xB | 16384 clock cycles | | 0xC-0xF | Reserved | ## Bits 3:0 - PER[3:0]: Time-Out Period These bits determine the watchdog time-out period as a number of GCLK\_WDT clock cycles. In window mode operation, these bits define the open window period. These bits are loaded from NVM User Row at start-up. Refer to NVM User Row Mapping for more details. | Value | Description | |-------|-------------------| | 0x0 | 8 clock cycles | | 0x1 | 16 clock cycles | | 0x2 | 32 clock cycles | | 0x3 | 64 clock cycles | | 0x4 | 128 clock cycles | | 0x5 | 256 clocks cycles | | 0x6 | 512 clocks cycles | | 0x7 | 1024 clock cycles | | 0x8 | 2048 clock cycles | | 0x9 | 4096 clock cycles | | Value | Description | |---------|--------------------| | 0xA | 8192 clock cycles | | 0xB | 16384 clock cycles | | 0xC-0xF | Reserved | # 18.8.3 Early Warning Interrupt Control Name: EWCTRL Ox2 Reset: N/A - Loaded from NVM User Row at start-up Property: Write-Protected, Enable-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----|-------|----------|-----| | | | | | | | EWOFF | SET[3:0] | | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | x | X | X | X | # Bits 3:0 – EWOFFSET[3:0]: Early Warning Interrupt Time Offset These bits determine the number of GCLK\_WDT clocks in the offset from the start of the watchdog timeout period to when the Early Warning interrupt is generated. These bits are loaded from NVM User Row at start-up. Refer to *NVM User Row Mapping* for more details. | Value | Description | |---------|--------------------| | 0x0 | 8 clock cycles | | 0x1 | 16 clock cycles | | 0x2 | 32 clock cycles | | 0x3 | 64 clock cycles | | 0x4 | 128 clock cycles | | 0x5 | 256 clocks cycles | | 0x6 | 512 clocks cycles | | 0x7 | 1024 clock cycles | | 0x8 | 2048 clock cycles | | 0x9 | 4096 clock cycles | | 0xA | 8192 clock cycles | | 0xB | 16384 clock cycles | | 0xC-0xF | Reserved | ## 18.8.4 Interrupt Enable Clear Name: INTENCLR **Offset**: 0x4 **Reset**: 0x00 **Property:** Write-Protected # Bit 0 - EW: Early Warning Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit disables the Early Warning interrupt. | ٧ | alue | Description | |---|------|------------------------------------------| | 0 | | The Early Warning interrupt is disabled. | | 1 | | The Early Warning interrupt is enabled. | # 18.8.5 Interrupt Enable Set Name: INTENSET **Offset:** 0x5 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|-----| | | | | | | | | | EW | | Access | | | | | | | | R/W | | Reset | | | | | | | | 0 | ### Bit 0 - EW: Early Warning Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit enables the Early Warning interrupt. | Value | Description | |-------|------------------------------------------| | 0 | The Early Warning interrupt is disabled. | | 1 | The Early Warning interrupt is enabled. | # 18.8.6 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x6 Reset: 0x00 Property: – # Bit 0 - EW: Early Warning This flag is set when an Early Warning interrupt occurs, as defined by the EWOFFSET bit group in EWCTRL. Writing a zero to this bit has no effect. Writing a one to this bit clears the Early Warning interrupt flag. ## 18.8.7 Status Name: STATUS **Offset:** 0x7 **Reset:** 0x00 **Property:** – | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----------|---|---|---|---|---|---|---| | | SYNCBUSY | | | | | | | | | | | | | | | | | | Access R Reset 0 # Bit 7 - SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. ### 18.8.8 Clear Name: CLEAR Offset: 0x8 Reset: 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |--------|------------|---|---|---|---|---|---|---|--|--|--|--| | | CLEAR[7:0] | | | | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | # Bits 7:0 - CLEAR[7:0]: Watchdog Clear Writing 0xA5 to this register will clear the Watchdog Timer and the watchdog time-out period is restarted. Writing any other value will issue an immediate system reset. # 19. RTC – Real-Time Counter ### 19.1 Overview The Real-Time Counter (RTC) is a 32-bit counter with a 10-bit programmable prescaler that typically runs continuously to keep track of time. The RTC can wake up the device from sleep modes using the alarm/compare wake up, periodic wake up, or overflow wake up mechanisms The RTC can also be clocked from sources, selectable through the Generic Clock module (GCLK). The RTC can generate periodic peripheral events from outputs of the prescaler, as well as alarm/compare interrupts and peripheral events, which can trigger at any counter value. Additionally, the timer can trigger an overflow interrupt and peripheral event, and can be reset on the occurrence of an alarm/compare match. This allows periodic interrupts and peripheral events at very long and accurate intervals. The 10-bit programmable prescaler can scale down the clock source. By this, a wide range of resolutions and time-out periods can be configured. With a 32.768kHz clock source, the minimum counter tick interval is 30.5µs, and time-out periods can range up to 36 hours. For a counter tick interval of 1s, the maximum time-out period is more than 136 years. ## 19.2 Features - 32-bit counter with 10-bit prescaler - Multiple clock sources - 32-bit or 16-bit Counter mode - One 32-bit or two 16-bit compare values - Clock/Calendar mode - Time in seconds, minutes and hours (12/24) - Date in day of month, month and year - Leap year correction - Digital prescaler correction/tuning for increased accuracy - Overflow, alarm/compare match and prescaler interrupts and events - Optional clear on alarm/compare match ## 19.3 Block Diagram Figure 19-1. RTC Block Diagram (Mode 0 — 32-Bit Counter) Figure 19-2. RTC Block Diagram (Mode 1 — 16-Bit Counter) Figure 19-3. RTC Block Diagram (Mode 2 — Clock/Calendar) # 19.4 Signal Description Not applicable. # 19.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. # 19.5.1 I/O Lines Not applicable. # 19.5.2 Power Management The RTC will continue to operate in any sleep mode where the selected source clock is running. The RTC interrupts can be used to wake up the device from sleep modes. Events connected to the event system can trigger other operations in the system without exiting sleep modes. Refer to the *Power Manager* for details on the different sleep modes. The RTC will be reset only at power-on (POR) or by setting the Software Reset bit in the Control register (CTRL.SWRST=1). ### **Related Links** PM – Power Manager ### 19.5.3 Clocks The RTC bus clock (CLK\_RTC\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_RTC\_APB can be found in the Peripheral Clock Masking section. A generic clock (GCLK\_RTC) is required to clock the RTC. This clock must be configured and enabled in the Generic Clock Controller before using the RTC. Refer to GCLK – Generic Clock Controller for details. This generic clock is asynchronous to the user interface clock (CLK\_RTC\_APB). Due to this asynchronicity, accessing certain registers will require synchronization between the clock domains. Refer to Synchronization for further details. The RTC should not work with the Generic Clock Generator 0. #### Related Links Peripheral Clock Masking GCLK - Generic Clock Controller #### 19.5.4 DMA Not applicable. ## 19.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the RTC interrupts requires the Interrupt Controller to be configured first. Refer to *Nested Vector Interrupt Controller* for details. #### **Related Links** Nested Vector Interrupt Controller #### 19.5.6 Events The events are connected to the Event System. #### **Related Links** EVSYS - Event System ## 19.5.7 Debug Operation When the CPU is halted in debug mode the RTC will halt normal operation. The RTC can be forced to continue operation during debugging. Refer to the Debug Control (DBGCTRL) register for details. # 19.5.8 Register Access Protection Registers with write-access can be optionally write-protected by the Peripheral Access Controller (PAC), except the following: - Interrupt Flag Status and Clear register (INTFLAG) - Read Request register (READREQ) - Status register (STATUS) - Debug register (DBGCTRL) **Note:** Optional write-protection is indicated by the "PAC Write-Protection" property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. # 19.6 Functional Description # 19.6.1 Principle of Operation The RTC keeps track of time in the system and enables periodic events, as well as interrupts and events at a specified time. The RTC consists of a 10-bit prescaler that feeds a 32-bit counter. The actual format of the 32-bit counter depends on the RTC operating mode. The RTC can function in one of these modes: - Mode 0 COUNT32: RTC serves as 32-bit counter - Mode 1 COUNT16: RTC serves as 16-bit counter - Mode 2 CLOCK: RTC serves as clock/calendar with alarm functionality ### 19.6.2 Basic Operation #### 19.6.2.1 Initialization The following bits are enable-protected, meaning that they can only be written when the RTC is disabled (CTRL.ENABLE=0): - Operating Mode bits in the Control register (CTRL.MODE) - Prescaler bits in the Control register (CTRL.PRESCALER) - Clear on Match bit in the Control register (CTRL.MATCHCLR) - Clock Representation bit in the Control register (CTRL.CLKREP) The following register is enable-protected: Event Control register (EVCTRL) Any writes to these bits or registers when the RTC is enabled or being enabled (CTRL.ENABLE=1) will be discarded. Writes to these bits or registers while the RTC is being disabled will be completed after the disabling is complete. Enable-protection is denoted by the "Enable-Protected" property in the register description. Before the RTC is enabled, it must be configured, as outlined by the following steps: - 1. RTC operation mode must be selected by writing the Operating Mode bit group in the Control register (CTRL.MODE) - 2. Clock representation must be selected by writing the Clock Representation bit in the Control register (CTRL.CLKREP) - 3. Prescaler value must be selected by writing the Prescaler bit group in the Control register (CTRL.PRESCALER) The RTC prescaler divides the source clock for the RTC counter. **Note:** In Clock/Calendar mode, the prescaler must be configured to provide a 1Hz clock to the counter for correct operation. The frequency of the RTC clock (CLK\_RTC\_CNT) is given by the following formula: $$f_{\text{CLK\_RTC\_CNT}} = \frac{f_{\text{GCLK\_RTC}}}{2^{\text{PRESCALER}}}$$ The frequency of the generic clock, GCLK\_RTC, is given by $f_{GCLK\_RTC}$ , and $f_{CLK\_RTC\_CNT}$ is the frequency of the internal prescaled RTC clock, CLK\_RTC\_CNT. ### 19.6.2.2 Enabling, Disabling and Resetting The RTC is enabled by setting the Enable bit in the Control register (CTRL.ENABLE=1). The RTC is disabled by writing CTRL.ENABLE=0. The RTC is reset by setting the Software Reset bit in the Control register (CTRL.SWRST=1). All registers in the RTC, except DEBUG, will be reset to their initial state, and the RTC will be disabled. The RTC must be disabled before resetting it. ### 19.6.3 Operating Modes The RTC counter supports three RTC operating modes: 32-bit Counter, 16-bit Counter and Clock/Calendar. The operating mode is selected by writing to the Operating Mode bit group in the Control register (CTRL.MODE). ### 19.6.3.1 32-Bit Counter (Mode 0) When the RTC Operating Mode bits in the Control register are zero (CTRL.MODE=00), the counter operates in 32-bit Counter mode. The block diagram of this mode is shown in Figure 19-1. When the RTC is enabled, the counter will increment on every 0-to-1 transition of CLK\_RTC\_CNT. The counter will increment until it reaches the top value of 0xFFFFFFFF, and then wrap to 0x00000000. This sets the Overflow Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.OVF). The RTC counter value can be read from or written to the Counter Value register (COUNT) in 32-bit format. The counter value is continuously compared with the 32-bit Compare register (COMP0). When a compare match occurs, the Compare 0interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.CMP0) is set on the next 0-to-1 transition of CLK RTC CNT. If the Clear on Match bit in the Control register (CTRL.MATCHCLR) is '1', the counter is cleared on the next counter cycle when a compare match with COMP0 occurs. This allows the RTC to generate periodic interrupts or events with longer periods than are possible with the prescaler events. Note that when CTRL.MATCHCLR is '1', INTFLAG.CMP0 and INTFLAG.OVF will both be set simultaneously on a compare match with COMP0. ### 19.6.3.2 16-Bit Counter (Mode 1) When the RTC Operating Mode bits in the Control register (CTRL.MODE) are 1, the counter operates in 16-bit Counter mode as shown in Figure 19-2. When the RTC is enabled, the counter will increment on every 0-to-1 transition of CLK\_RTC\_CNT. In 16-bit Counter mode, the 16-bit Period register (PER) holds the maximum value of the counter. The counter will increment until it reaches the PER value, and then wrap to 0x0000. This sets the Overflow interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.OVF). The RTC counter value can be read from or written to the Counter Value register (COUNT) in 16-bit format. The counter value is continuously compared with the 16-bit Compare registers (COMPn, n=0–1). When a compare match occurs, the Compare n interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.CMPn, n=0–1) is set on the next 0-to-1 transition of CLK\_RTC\_CNT. ### 19.6.3.3 Clock/Calendar (Mode 2) When CTRL.MODE is two, the counter operates in Clock/Calendar mode, as shown in Figure 19-3. When the RTC is enabled, the counter will increment on every 0-to-1 transition of CLK\_RTC\_CNT. The selected clock source and RTC prescaler must be configured to provide a 1Hz clock to the counter for correct operation in this mode. The time and date can be read from or written to the Clock Value register (CLOCK) in a 32-bit time/date format. Time is represented as: - Seconds - Minutes - Hours Hours can be represented in either 12- or 24-hour format, selected by the Clock Representation bit in the Control register (CTRL.CLKREP). This bit can be changed only while the RTC is disabled. Date is represented as: - Day as the numeric day of the month (starting at 1) - Month as the numeric month of the year (1 = January, 2 = February, etc.) - Year as a value counting the offset from a reference value that must be defined in software The date is automatically adjusted for leap years, assuming every year divisible by 4 is a leap year. Therefore, the reference value must be a leap year, e.g. 2000. The RTC will increment until it reaches the top value of 23:59:59 December 31st of year 63, and then wrap to 00:00:00 January 1st of year 0. This will set the Overflow interrupt flag in the Interrupt Flag Status and Clear registers (INTFLAG.OVF). The clock value is continuously compared with the 32-bit Alarm register (ALARM0). When an alarm match occurs, the Alarm 0 Interrupt flag in the Interrupt Flag Status and Clear registers (INTFLAG.ALARMn0) is set on the next 0-to-1 transition of CLK\_RTC\_CNT. E.g. For a 1Hz clock counter, it means the Alarm 0 Interrupt flag is set with a delay of 1s after the occurrence of alarm match. A valid alarm match depends on the setting of the Alarm Mask Selection bits in the Alarm A valid alarm match depends on the setting of the Alarm Mask Selection bits in the Alarm 0 Mask register (MASK0.SEL). These bits determine which time/date fields of the clock and alarm values are valid for comparison and which are ignored. If the Clear on Match bit in the Control register (CTRL.MATCHCLR) is one, the counter is cleared on the next counter cycle when an alarm match with ALARM0 occurs. This allows the RTC to generate periodic interrupts or events with longer periods than are possible with the prescaler events (see Periodic Events). Note that when CTRL.MATCHCLR is '1', INTFLAG.ALARM0 and INTFLAG.OVF will both be set simultaneously on an alarm match with ALARM0. # 19.6.4 DMA Operation Not applicable. ### 19.6.5 Interrupts The RTC has the following interrupt sources which are asynchronous interrupts and can wake-up the device from any sleep mode.: - Overflow (INTFLAG.OVF): Indicates that the counter has reached its top value and wrapped to - Compare n (INTFLAG.CMPn): Indicates a match between the counter value and the compare register. - Alarm n (INTFLAG.ALARMn): Indicates a match between the clock value and the alarm register. - Synchronization Ready (INTFLAG.SYNCRDY): Indicates an operation requires synchronization. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear (INTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by setting the corresponding bit in the Interrupt Enable Set register (INTENSET=1), and disabled by setting the corresponding bit in the Interrupt Enable Clear register (INTENCLR=1). An interrupt request is generated when the interrupt flag is raised and the corresponding interrupt is enabled. The interrupt request remains active until either the interrupt flag is cleared, the interrupt is disabled or the RTC is reset. See the description of the INTFLAG registers for details on how to clear interrupt flags. All interrupt requests from the peripheral are ORed together on system level to generate one combined interrupt request to the NVIC. Refer to the Nested Vector Interrupt Controller for details. The user must read the INTFLAG register to determine which interrupt condition is present. **Note:** Interrupts must be globally enabled for interrupt requests to be generated. Refer to the Nested Vector Interrupt Controller for details. #### Related Links Nested Vector Interrupt Controller #### 19.6.6 Events The RTC can generate the following output events, which are generated in the same way as the corresponding interrupts: - Overflow (OVF): Indicates that the counter has reached its top value and wrapped to zero. - Period n (PERn): The corresponding bit in the prescaler has toggled. Refer to Periodic Events for details. - Compare n (CMPn): Indicates a match between the counter value and the compare register. - Alarm n (ALARMn): Indicates a match between the clock value and the alarm register. Setting the Event Output bit in the Event Control Register (EVCTRL.xxxEO=1) enables the corresponding output event. Writing a zero to this bit disables the corresponding output event. Refer to the EVSYS - Event System for details on configuring the event system. #### **Related Links** EVSYS – Event System ## 19.6.7 Sleep Mode Operation The RTC will continue to operate in any sleep mode where the source clock is active. The RTC *interrupts* can be used to wake up the device from a sleep mode. RTC *events* can trigger other operations in the system without exiting the sleep mode. An interrupt request will be generated after the wake-up if the Interrupt Controller is configured accordingly. Otherwise the CPU will wake up directly, without triggering any interrupt. In this case, the CPU will continue executing right from the first instruction that followed the entry into sleep. The periodic events can also wake up the CPU through the interrupt function of the Event System. In this case, the event must be enabled and connected to an event channel with its interrupt enabled. See *Event System* for more information. #### **Related Links** EVSYS - Event System # 19.6.8 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. The Synchronization Ready interrupt can be used to signal when synchronization is complete. This can be accessed via the Synchronization Ready Interrupt Flag in the Interrupt Flag Status and Clear register (INTFLAG.SYNCRDY). If an operation that requires synchronization is executed while STATUS.SYNCBUSY is one, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled and interrupts will be pending as long as the bus is stalled. The following bits are synchronized when written: - Software Reset bit in the Control register (CTRL.SWRST) - Enable bit in the Control register (CTRL.ENABLE) The following registers are synchronized when written: - Counter Value register (COUNT) - Clock Value register (CLOCK) - Counter Period register (PER) - Compare n Value registers (COMPn) - Alarm n Value registers (ALARMn) - Frequency Correction register (FREQCORR) - Alarm n Mask register (MASKn) Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. The following registers are synchronized when read: - The Counter Value register (COUNT) - The Clock Value register (CLOCK) Required read-synchronization is denoted by the "Read-Synchronized" property in the register description. ### **Related Links** Register Synchronization ### 19.6.9 Additional Features ### 19.6.9.1 Periodic Events The RTC prescaler can generate events at periodic intervals, allowing flexible system tick creation. Any of the upper eight bits of the prescaler (bits 2 to 9) can be the source of an event. When one of the eight Periodic Event Output bits in the Event Control register (EVCTRL.PEREO[n=0..7]) is '1', an event is generated on the 0-to-1 transition of the related bit in the prescaler, resulting in a periodic event frequency of: $$f_{PERIODIC} = \frac{f_{GCLK\_RTC}}{2^{n+3}}$$ f<sub>GCLK\_RTC</sub> is the frequency of the internal prescaler clock, GCLK\_RTC, and n is the position of the EVCTRL.PEREOn bit. For example, PER0 will generate an event every eight CLK\_RTC\_OSC cycles, PER1 every 16 cycles, etc. This is shown in the figure below. Periodic events are independent of the prescaler setting used by the RTC counter, except if CTRL.PRESCALER is zero. Then, no periodic events will be generated. Figure 19-4. Example Periodic Events # 19.6.9.2 Frequency Correction The RTC Frequency Correction module employs periodic counter corrections to compensate for a too-slow or too-fast oscillator. Frequency correction requires that CTRL.PRESCALER is greater than 1. The digital correction circuit adds or subtracts cycles from the RTC prescaler to adjust the frequency in approximately 1ppm steps. Digital correction is achieved by adding or skipping a single count in the prescaler once every 1024 GCLK\_RTC cycles. The Value bit group in the Frequency Correction register (FREQCORR.VALUE) determines the number of times the adjustment is applied over 976 of these periods. The resulting correction is as follows: Correction in PPM $$= \frac{FREQCORR.VALUE}{1024 \cdot 976} \cdot 10^6 PPM$$ This results in a resolution of 1.0006PPM. The Sign bit in the Frequency Correction register (FREQCORR.SIGN) determines the direction of the correction. A positive value will speed up the frequency, and a negative value will slow down the frequency. Digital correction also affects the generation of the periodic events from the prescaler. When the correction is applied at the end of the correction cycle period, the interval between the previous periodic event and the next occurrence may also be shortened or lengthened depending on the correction value. # 19.7 Register Summary The register mapping depends on the Operating Mode bits in the Control register (CTRL.MODE). The register summary is presented for each of the three modes. Table 19-1. MODE0 - Mode Register Summary | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|----------|-------------|----------|---------|-----------|--------|--------|--------|-----------|--------| | 0x00 | OTDI | 7:0 | MATCHCLR | | | | MOD | E[1:0] | ENABLE | SWRST | | 0x01 | CTRL | 15:8 | | | | | | PRESCA | ALER[3:0] | | | 0x02 | DEADDEO | 7:0 | | | ADDR[5:0] | | | | | | | 0x03 | READREQ | 15:8 | RREQ | RCONT | | | | | | | | 0x04 | EVCTRL | 7:0 | PEREO7 | PEREO6 | PEREO5 | PEREO4 | PEREO3 | PEREO2 | PEREO1 | PEREO0 | | 0x05 | EVCIRL | 15:8 | OVFEO | | | | | | | CMPEO0 | | 0x06 | INTENCLR | 7:0 | OVF | SYNCRDY | | | | | | CMP0 | | 0x07 | INTENSET | 7:0 | OVF | SYNCRDY | | | | | | CMP0 | | 0x08 | INTFLAG | 7:0 | OVF | SYNCRDY | | | | | | CMP0 | | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|----------|-------------|----------|--------------|---|------|------------|--|--|--------| | 0x09 | Reserved | | | | | | | | | | | 0x0A | STATUS | 7:0 | SYNCBUSY | | | | | | | | | 0x0B | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | 0x0C | FREQCORR | 7:0 | SIGN | | | ' | VALUE[6:0] | | | | | 0x0D | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x0F | | | | | | | | | | | | 0x10 | COLINIT | 7:0 | | | : | COU | NT[7:0] | | | | | 0x11 | | 15:8 | | | | | | | | | | 0x12 | COUNT | 23:16 | | COUNT[23:16] | | | | | | | | 0x13 | | 31:24 | | | | COUN | IT[31:24] | | | | | 0x14 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x17 | | | | | | | | | | | | 0x18 | | 7:0 | | | | CON | /IP[7:0] | | | ' | | 0x19 | COMP0 | 15:8 | | | | COM | IP[15:8] | | | | | 0x1A | | 23:16 | | | | COM | P[23:16] | | | | | 0x1B | | 31:24 | | | | COM | P[31:24] | | | | Table 19-2. MODE1 - Mode Register Summary | Offset | Name | Bit | | | | | | | | | | |--------|----------|------|----------|---------|--------|----------------|------------|--------|--------|--------|--| | | | Pos. | | | | | | | | | | | 0x00 | CTRL | 7:0 | | | | | MOD | E[1:0] | ENABLE | SWRST | | | 0x01 | OTTE | 15:8 | | | | PRESCALER[3:0] | | | | | | | 0x02 | READREQ | 7:0 | | | | | ADD | R[5:0] | | | | | 0x03 | READINEQ | 15:8 | RREQ | RCONT | | | | | | | | | 0x04 | EVCTRL | 7:0 | PEREO7 | PEREO6 | PEREO5 | PEREO4 | PEREO3 | PEREO2 | PEREO1 | PEREO0 | | | 0x05 | LVOTKL | 15:8 | OVFEO | | | | | | CMPEO1 | CMPEO0 | | | 0x06 | INTENCLR | 7:0 | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | | 0x07 | INTENSET | 7:0 | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | | 0x08 | INTFLAG | 7:0 | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | | 0x09 | Reserved | | | | | | | | | | | | 0x0A | STATUS | 7:0 | SYNCBUSY | | | | | | | | | | 0x0B | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | | 0x0C | FREQCORR | 7:0 | SIGN | | | | VALUE[6:0] | | | | | | 0x0D | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x0F | | | | | | | | | | | | | 0x10 | COUNT | 7:0 | | | | COU | NT[7:0] | | | | | | 0x11 | COUNT | 15:8 | | | | COUN | IT[15:8] | | | | | | 0x12 | Reserved | | | | | | | | | | | | 0x13 | Reserved | | | | | | | | | | | | 0x14 | DED | 7:0 | | | | PEF | R[7:0] | | | | | | 0x15 | PER | 15:8 | | | | PER | [15:8] | | | | | | 0x16 | Reserved | | | | | | | | | | | | 0x17 | Reserved | | | | | | | | | | | | Offset | Name | Bit<br>Pos. | | | | | | | | | | |--------|-------|-------------|------------|--|--|--|--|--|--|--|--| | 0x18 | COMP0 | 7:0 | COMP[7:0] | | | | | | | | | | 0x19 | COMPO | 15:8 | COMP[15:8] | | | | | | | | | | 0x1A | COMP1 | 7:0 | COMP[7:0] | | | | | | | | | | 0x1B | COMPT | 15:8 | COMP[15:8] | | | | | | | | | Table 19-3. MODE2 - Mode Register Summary | Offset | Name | Bit | | | | | | | | | | |--------|----------|-------|----------|-----------|--------|----------------|------------|-------------------|-------------|----------|--| | | | Pos. | | | | | | | | | | | 0x00 | CTRL | 7:0 | MATCHCLR | CLKREP | | | MOD | E[1:0] | ENABLE | SWRST | | | 0x01 | CIRL | 15:8 | | | | PRESCALER[3:0] | | | | | | | 0x02 | READREQ | 7:0 | | | | | ADD | R[5:0] | | | | | 0x03 | READREQ | 15:8 | RREQ | RCONT | | | | | | | | | 0x04 | EVCTRL | 7:0 | PEREO7 | PEREO6 | PEREO5 | PEREO4 | PEREO3 | PEREO2 | PEREO1 | PEREO0 | | | 0x05 | EVCIRL | 15:8 | OVFEO | | | | | | | ALARMEO0 | | | 0x06 | INTENCLR | 7:0 | OVF | SYNCRDY | | | | | | ALARM0 | | | 0x07 | INTENSET | 7:0 | OVF | SYNCRDY | | | | | | ALARM0 | | | 0x08 | INTFLAG | 7:0 | OVF | SYNCRDY | | | | | | ALARM0 | | | 0x09 | Reserved | | | | | | | | | | | | 0x0A | STATUS | 7:0 | SYNCBUSY | | | | | | | | | | 0x0B | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | | 0x0C | FREQCORR | 7:0 | SIGN | | | | VALUE[6:0] | | | | | | 0x0D | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x0F | | | | | | | | | | | | | 0x10 | | 7:0 | MINUT | ΓΕ[1:0] | | | SECO | ND[5:0] | | ' | | | 0x11 | CLOCK | 15:8 | | HOUI | R[3:0] | | | MINU <sup>*</sup> | MINUTE[5:2] | | | | 0x12 | CLOCK | 23:16 | MONT | H[1:0] | | | DAY[4:0] | | | HOUR[4] | | | 0x13 | | 31:24 | | | YEAI | R[5:0] | | | MON | TH[3:2] | | | 0x14 | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x17 | | | | | | | | | | | | | 0x18 | | 7:0 | MINUT | ΓΕ[1:0] | | | SECO | ND[5:0] | | | | | 0x19 | ALARM0 | 15:8 | | HOUI | R[3:0] | | | MINU | TE[5:2] | | | | 0x1A | ALARIVIO | 23:16 | MONT | H[1:0] | | | DAY[4:0] | | | HOUR[4] | | | 0x1B | | 31:24 | | YEAR[5:0] | | | | MONTH[3:2] | | | | | 0x1C | MASK | 7:0 | | | | | | | SEL[2:0] | | | # 19.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. Some registers require synchronization when read and/or written. Synchronization is denoted by the "Read-Synchronized" and/or "Write-Synchronized" property in each individual register description. Some registers are enable-protected, meaning they can only be written when the module is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. ### 19.8.1 Control - MODE0 Name: CTRL Offset: 0x00 Reset: 0x0000 Property: Enable-Protected, Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |--------|----------|----|----|----|----------------|-----|--------|-------|--|--| | | | | | | PRESCALER[3:0] | | | | | | | Access | | | | | R/W | R/W | R/W | R/W | | | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | MATCHCLR | | | | MODE[1:0] | | ENABLE | SWRST | | | | Access | R/W | | | | R/W | R/W | R/W | W | | | | Reset | 0 | | | | 0 | 0 | 0 | 0 | | | # Bits 11:8 - PRESCALER[3:0]: Prescaler These bits define the prescaling factor for the RTC clock source (GCLK\_RTC) to generate the counter clock (CLK\_RTC\_CNT). These bits are not synchronized. | PRESCALER[3:0] | Name | Description | |----------------|---------|-----------------------------| | 0x0 | DIV1 | CLK_RTC_CNT = GCLK_RTC/1 | | 0x1 | DIV2 | CLK_RTC_CNT = GCLK_RTC/2 | | 0x2 | DIV4 | CLK_RTC_CNT = GCLK_RTC/4 | | 0x3 | DIV8 | CLK_RTC_CNT = GCLK_RTC/8 | | 0x4 | DIV16 | CLK_RTC_CNT = GCLK_RTC/16 | | 0x5 | DIV32 | CLK_RTC_CNT = GCLK_RTC/32 | | 0x6 | DIV64 | CLK_RTC_CNT = GCLK_RTC/64 | | 0x7 | DIV128 | CLK_RTC_CNT = GCLK_RTC/128 | | 0x8 | DIV256 | CLK_RTC_CNT = GCLK_RTC/256 | | 0x9 | DIV512 | CLK_RTC_CNT = GCLK_RTC/512 | | 0xA | DIV1024 | CLK_RTC_CNT = GCLK_RTC/1024 | | 0xB-0xF | | Reserved | ### Bit 7 - MATCHCLR: Clear on Match This bit is valid only in Mode 0 and Mode 2. This bit is not synchronized. | Value | Description | |-------|--------------------------------------------------------| | 0 | The counter is not cleared on a Compare/Alarm 0 match. | | 1 | The counter is cleared on a Compare/Alarm 0 match. | # Bits 3:2 - MODE[1:0]: Operating Mode These bits define the operating mode of the RTC. These bits are not synchronized. | MODE[1:0] | Name | Description | |-----------|---------|------------------------| | 0x0 | COUNT32 | Mode 0: 32-bit Counter | | 0x1 | COUNT16 | Mode 1: 16-bit Counter | | 0x2 | CLOCK | Mode 2: Clock/Calendar | | 0x3 | | Reserved | ### Bit 1 - ENABLE: Enable Due to synchronization, there is delay from writing CTRL.ENABLE until the peripheral is enabled/ disabled. The value written to CTRL.ENABLE will read back immediately, and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. This bit is not enable-protected. | Value | Description | |-------|-----------------------------------------------| | 0 | The peripheral is disabled or being disabled. | | 1 | The peripheral is enabled or being enabled. | ### Bit 0 - SWRST: Software Reset Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the RTC, except DBGCTRL, to their initial state, and the RTC will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization, there is a delay from writing CTRL.SWRST until the reset is complete. CTRL.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. This bit is not enable-protected. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | The reset operation is ongoing. | ### 19.8.2 Control - MODE1 Name: CTRL Offset: 0x00 Reset: 0x0000 # Property: Enable-Protected, Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|----|-----|--------|----------|-------| | | | | | | | PRESCA | LER[3:0] | | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | MOD | E[1:0] | ENABLE | SWRST | | Access | | | | | R/W | R/W | R/W | W | | Reset | | | | | 0 | 0 | 0 | 0 | # Bits 11:8 - PRESCALER[3:0]: Prescaler These bits define the prescaling factor for the RTC clock source (GCLK\_RTC) to generate the counter clock (CLK\_RTC\_CNT). These bits are not synchronized. | PRESCALER[3:0] | Name | Description | |----------------|---------|-----------------------------| | 0x0 | DIV1 | CLK_RTC_CNT = GCLK_RTC/1 | | 0x1 | DIV2 | CLK_RTC_CNT = GCLK_RTC/2 | | 0x2 | DIV4 | CLK_RTC_CNT = GCLK_RTC/4 | | 0x3 | DIV8 | CLK_RTC_CNT = GCLK_RTC/8 | | 0x4 | DIV16 | CLK_RTC_CNT = GCLK_RTC/16 | | 0x5 | DIV32 | CLK_RTC_CNT = GCLK_RTC/32 | | 0x6 | DIV64 | CLK_RTC_CNT = GCLK_RTC/64 | | 0x7 | DIV128 | CLK_RTC_CNT = GCLK_RTC/128 | | 0x8 | DIV256 | CLK_RTC_CNT = GCLK_RTC/256 | | 0x9 | DIV512 | CLK_RTC_CNT = GCLK_RTC/512 | | 0xA | DIV1024 | CLK_RTC_CNT = GCLK_RTC/1024 | | 0xB-0xF | | Reserved | # Bits 3:2 - MODE[1:0]: Operating Mode These bits define the operating mode of the RTC. These bits are not synchronized. | MODE[1:0] | Name | Description | |-----------|---------|------------------------| | 0x0 | COUNT32 | Mode 0: 32-bit Counter | | 0x1 | COUNT16 | Mode 1: 16-bit Counter | | 0x2 | CLOCK | Mode 2: Clock/Calendar | | 0x3 | | Reserved | ### Bit 1 - ENABLE: Enable Due to synchronization, there is delay from writing CTRL.ENABLE until the peripheral is enabled/ disabled. The value written to CTRL.ENABLE will read back immediately, and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. This bit is not enable-protected. | Value | Description | |-------|-----------------------------------------------| | 0 | The peripheral is disabled or being disabled. | | 1 | The peripheral is enabled or being enabled. | ### Bit 0 - SWRST: Software Reset Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the RTC, except DBGCTRL, to their initial state, and the RTC will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization, there is a delay from writing CTRL.SWRST until the reset is complete. CTRL.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. This bit is not enable-protected. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | The reset operation is ongoing. | #### 19.8.3 Control - MODE2 Name: CTRL Offset: 0x00 Reset: 0x0000 Property: Enable-Protected, Write-Protected, Write-Synchronized ### Bits 11:8 - PRESCALER[3:0]: Prescaler These bits define the prescaling factor for the RTC clock source (GCLK\_RTC) to generate the counter clock (CLK\_RTC\_CNT). These bits are not synchronized. | PRESCALER[3:0] | Name | Description | |----------------|---------|-----------------------------| | 0x0 | DIV1 | CLK_RTC_CNT = GCLK_RTC/1 | | 0x1 | DIV2 | CLK_RTC_CNT = GCLK_RTC/2 | | 0x2 | DIV4 | CLK_RTC_CNT = GCLK_RTC/4 | | 0x3 | DIV8 | CLK_RTC_CNT = GCLK_RTC/8 | | 0x4 | DIV16 | CLK_RTC_CNT = GCLK_RTC/16 | | 0x5 | DIV32 | CLK_RTC_CNT = GCLK_RTC/32 | | 0x6 | DIV64 | CLK_RTC_CNT = GCLK_RTC/64 | | 0x7 | DIV128 | CLK_RTC_CNT = GCLK_RTC/128 | | 0x8 | DIV256 | CLK_RTC_CNT = GCLK_RTC/256 | | 0x9 | DIV512 | CLK_RTC_CNT = GCLK_RTC/512 | | 0xA | DIV1024 | CLK_RTC_CNT = GCLK_RTC/1024 | | 0xB-0xF | | Reserved | ## Bit 7 - MATCHCLR: Clear on Match This bit is valid only in Mode 0 and Mode 2. This bit can be written only when the peripheral is disabled. This bit is not synchronized. | Value | Description | |-------|--------------------------------------------------------| | 0 | The counter is not cleared on a Compare/Alarm 0 match. | | 1 | The counter is cleared on a Compare/Alarm 0 match. | ## Bit 6 - CLKREP: Clock Representation This bit is valid only in Mode 2 and determines how the hours are represented in the Clock Value (CLOCK) register. This bit can be written only when the peripheral is disabled. This bit is not synchronized. | Value | Description | |-------|-----------------| | 0 | 24 Hour | | 1 | 12 Hour (AM/PM) | # Bits 3:2 - MODE[1:0]: Operating Mode These bits define the operating mode of the RTC. These bits are not synchronized. | MODE[1:0] | Name | Description | |-----------|---------|------------------------| | 0x0 | COUNT32 | Mode 0: 32-bit Counter | | 0x1 | COUNT16 | Mode 1: 16-bit Counter | | 0x2 | CLOCK | Mode 2: Clock/Calendar | | 0x3 | | Reserved | ### Bit 1 - ENABLE: Enable Due to synchronization, there is delay from writing CTRL.ENABLE until the peripheral is enabled/ disabled. The value written to CTRL.ENABLE will read back immediately, and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. This bit is not enable-protected. | Value | Description | |-------|-----------------------------------------------| | 0 | The peripheral is disabled or being disabled. | | 1 | The peripheral is enabled or being enabled. | # Bit 0 - SWRST: Software Reset Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the RTC, except DBGCTRL, to their initial state, and the RTC will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization, there is a delay from writing CTRL.SWRST until the reset is complete. CTRL.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. This bit is not enable-protected. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | The reset operation is ongoing. | # 19.8.4 Read Request Name: READREQ Offset: 0x02 Reset: 0x0010 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------|-------|----|----|------|--------|---|---| | | RREQ | RCONT | | | | | | | | Access | W | R/W | | | | | | | | Reset | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ADDI | R[5:0] | | | | Access | | | R | R | R | R | R | R | | Reset | | | 0 | 1 | 0 | 0 | 0 | 0 | ### Bit 15 - RREQ: Read Request Writing a zero to this bit has no effect. Writing a one to this bit requests synchronization of the register pointed to by the Address bit group (READREQ.ADDR) and sets the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY). # Bit 14 - RCONT: Read Continuously Writing a zero to this bit disables continuous synchronization. Writing a one to this bit enables continuous synchronization of the register pointed to by READREQ.ADDR. The register value will be synchronized automatically every time the register is updated. READREQ.RCONT prevents READREQ.RREQ from clearing automatically. This bit is cleared when the register pointed to by READREQ.ADDR is written. ### Bits 5:0 - ADDR[5:0]: Address These bits select the offset of the register that needs read synchronization. In the RTC only COUNT and CLOCK, which share the same address, are available for read synchronization. Therefore, ADDR is a read-only constant of 0x10. ### 19.8.5 Event Control - MODE0 Name: EVCTRL Offset: 0x04 Reset: 0x0000 Property: Enable-Protected, Write-Protected ### Bit 15 - OVFEO: Overflow Event Output Enable | Value | Description | |-------|---------------------------------------------------------------------| | 0 | Overflow event is disabled and will not be generated. | | 1 | Overflow event is enabled and will be generated for every overflow. | ## Bit 8 - CMPEO0: Compare 0 Event Output Enable | Value | Description | |-------|---------------------------------------------------------------------------| | 0 | Compare 0 event is disabled and will not be generated. | | 1 | Compare 0 event is enabled and will be generated for every compare match. | ### Bits 7,6,5,4,3,2,1,0 - PEREOx : Periodic Interval x Event Output Enable [x=7:0] | 1 | Value | Description | |---|-------|------------------------------------------------------------------| | | 0 | Periodic Interval x event is disabled and will not be generated. | | | 1 | Periodic Interval x event is enabled and will be generated. | ### 19.8.6 Event Control - MODE1 Name: EVCTRL **Offset:** 0x04 **Reset:** 0x0000 Property: Enable-Protected, Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|--------|--------|--------|--------|--------|--------|--------|--------| | | OVFEO | | | | | | CMPEO1 | CMPEO0 | | Access | R/W | | | | | | R/W | R/W | | Reset | 0 | | | | | | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PEREO7 | PEREO6 | PEREO5 | PEREO4 | PEREO3 | PEREO2 | PEREO1 | PEREO0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit 15 - OVFEO: Overflow Event Output Enable | Value | Description | |-------|---------------------------------------------------------------------| | 0 | Overflow event is disabled and will not be generated. | | 1 | Overflow event is enabled and will be generated for every overflow. | # Bits 9,8 - CMPEOx: Compare x Event Output Enable [x=1:0] | Value | Description | |-------|---------------------------------------------------------------------------| | 0 | Compare x event is disabled and will not be generated. | | 1 | Compare x event is enabled and will be generated for every compare match. | # Bits 7,6,5,4,3,2,1,0 - PEREOx : Periodic Interval x Event Output Enable [x=7:0] | Value | Description | |-------|------------------------------------------------------------------| | 0 | Periodic Interval x event is disabled and will not be generated. | | 1 | Periodic Interval x event is enabled and will be generated. | # 19.8.7 Event Control - MODE2 Name: EVCTRL Offset: 0x04 Reset: 0x0000 Property: Enable-Protected, Write-Protected Bit 15 - OVFEO: Overflow Event Output Enable | Value | Description | |-------|---------------------------------------------------------------------| | 0 | Overflow event is disabled and will not be generated. | | 1 | Overflow event is enabled and will be generated for every overflow. | ## Bit 8 - ALARMEO0: Alarm 0 Event Output Enable | Value | Description | | | | |-------|-----------------------------------------------------------------|--|--|--| | 0 | Alarm 0 event is disabled and will not be generated. | | | | | 1 | Alarm 0 event is enabled and will be generated for every alarm. | | | | # Bits 7,6,5,4,3,2,1,0 – PEREOx : Periodic Interval x Event Output Enable [x=7:0] | Value | Description | |-------|------------------------------------------------------------------| | 0 | Periodic Interval x event is disabled and will not be generated. | | 1 | Periodic Interval x event is enabled and will be generated. | ## 19.8.8 Interrupt Enable Clear - MODE0 Name: INTENCLR **Offset**: 0x06 **Reset**: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|---------|---|---|---|---|---|------|---| | | OVF | SYNCRDY | | | | | | CMP0 | | | Access | R/W | R/W | | | | | | R/W | • | | Reset | 0 | 0 | | | | | | 0 | | ## Bit 7 - OVF: Overflow Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overflow Interrupt Enable bit and disable the corresponding interrupt. | Value | Description | |-------|----------------------------------------------------------------------------------------| | 0 | The Overflow interrupt is disabled. | | 1 | The Overflow interrupt is enabled, and an interrupt request will be generated when the | | | Overflow interrupt flag is set. | # Bit 6 - SYNCRDY: Synchronization Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Enable bit and disable the corresponding interrupt. | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The Synchronization Ready interrupt is disabled. | | 1 | The Synchronization Ready interrupt is enabled, and an interrupt request will be generated when the Synchronization Ready interrupt flag is set. | # Bit 0 - CMP0: Compare 0 Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Compare 0 Interrupt Enable bit and disable the corresponding interrupt. | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------| | 0 | The Compare 0 interrupt is disabled. | | 1 | The Compare 0 interrupt is enabled, and an interrupt request will be generated when the Compare x interrupt flag is set. | # 19.8.9 Interrupt Enable Clear - MODE1 Name: INTENCLR Offset: 0x06 Reset: 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|---------|---|---|---|---|------|------|---| | | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | | Access | R/W | R/W | | | | | R/W | R/W | • | | Reset | 0 | 0 | | | | | 0 | 0 | | # Bit 7 – OVF: Overflow Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overflow Interrupt Enable bit and disable the corresponding interrupt. | Value | Description | |-------|----------------------------------------------------------------------------------------| | 0 | The Overflow interrupt is disabled. | | 1 | The Overflow interrupt is enabled, and an interrupt request will be generated when the | | | Overflow interrupt flag is set. | # Bit 6 - SYNCRDY: Synchronization Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Enable bit and disable the corresponding interrupt. | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The Synchronization Ready interrupt is disabled. | | 1 | The Synchronization Ready interrupt is enabled, and an interrupt request will be generated when the Synchronization Ready interrupt flag is set. | ## Bits 1,0 - CMPx : Compare x Interrupt Enable [x=1:0] Writing a zero to this bit has no effect. Writing a one to this bit will clear the Compare x Interrupt Enable bit and disable the corresponding interrupt. | Value | Description | |-------|-----------------------------------------------------------------------------------------| | 0 | The Compare x interrupt is disabled. | | 1 | The Compare x interrupt is enabled, and an interrupt request will be generated when the | | | Compare x interrupt flag is set. | # 19.8.10 Interrupt Enable Clear - MODE2 Name: INTENCLR **Offset**: 0x06 **Reset**: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|---|--------| | | OVF | SYNCRDY | | | | | | ALARM0 | | Access | R/W | R/W | | | | | | R/W | | Reset | 0 | 0 | | | | | | 0 | #### Bit 7 - OVF: Overflow Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overflow Interrupt Enable bit and disable the corresponding interrupt. | Value | Description | |-------|------------------------------------------------------------------------------------------------------------------------| | 0 | The Overflow interrupt is disabled. | | 1 | The Overflow interrupt is enabled, and an interrupt request will be generated when the Overflow interrupt flag is set. | # Bit 6 - SYNCRDY: Synchronization Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Enable bit and disable the corresponding interrupt. | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The synchronization ready interrupt is disabled. | | 1 | The synchronization ready interrupt is enabled, and an interrupt request will be generated when the Synchronization Ready interrupt flag is set. | # Bit 0 - ALARMO: Alarm 0 Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit disables the Alarm 0 interrupt. | Value | Description | |-------|----------------------------------------------------------------------------------------------------------------------| | 0 | The Alarm 0 interrupt is disabled. | | 1 | The Alarm 0 interrupt is enabled, and an interrupt request will be generated when the Alarm 0 interrupt flag is set. | # 19.8.11 Interrupt Enable Set - MODE0 Name: INTENSET Offset: 0x07 Reset: 0x00 Property: Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|---|------| | | OVF | SYNCRDY | | | | | | CMP0 | | Access | R/W | R/W | | | | | | R/W | | Reset | 0 | 0 | | | | | | 0 | # Bit 7 - OVF: Overflow Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Overflow Interrupt Enable bit and enable the Overflow interrupt. | Value | Description | |-------|-------------------------------------| | 0 | The overflow interrupt is disabled. | | 1 | The overflow interrupt is enabled. | # Bit 6 – SYNCRDY: Synchronization Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Synchronization Ready Interrupt Enable bit and enable the Synchronization Ready interrupt. | Value | e Description | |-------|--------------------------------------------------| | 0 | The synchronization ready interrupt is disabled. | | 1 | The synchronization ready interrupt is enabled. | #### Bit 0 - CMP0: Compare 0 Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Compare 0 Interrupt Enable bit and enable the Compare 0 interrupt. | Value | Description | |-------|--------------------------------------| | 0 | The compare 0 interrupt is disabled. | | 1 | The compare 0 interrupt is enabled. | ## 19.8.12 Interrupt Enable Set - MODE1 Name: INTENSET Offset: 0x07 Reset: 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|------|------| | | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | Access | R/W | R/W | | | | | R/W | R/W | | Reset | 0 | 0 | | | | | 0 | 0 | # Bit 7 - OVF: Overflow Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Overflow interrupt bit and enable the Overflow interrupt. | Value | Description | |-------|-------------------------------------| | 0 | The overflow interrupt is disabled. | | 1 | The overflow interrupt is enabled. | # Bit 6 - SYNCRDY: Synchronization Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Synchronization Ready Interrupt Enable bit and enable the Synchronization Ready interrupt. | Value | Description | |-------|--------------------------------------------------| | 0 | The synchronization ready interrupt is disabled. | | 1 | The synchronization ready interrupt is enabled. | # Bits 1,0 - CMPx : Compare x Interrupt Enable [x=1:0] Writing a zero to this bit has no effect. Writing a one to this bit will set the Compare x Interrupt Enable bit and enable the Compare x interrupt. | Value | Description | |-------|--------------------------------------| | 0 | The compare x interrupt is disabled. | | 1 | The compare x interrupt is enabled. | # 19.8.13 Interrupt Enable Set - MODE2 Name: INTENSET Offset: 0x07 Reset: 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|---|--------| | | OVF | SYNCRDY | | | | | | ALARM0 | | Access | R/W | R/W | | | | | | R/W | | Reset | 0 | 0 | | | | | | 0 | #### Bit 7 - OVF: Overflow Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Overflow Interrupt Enable bit and enable the Overflow interrupt. | Value | Description | |-------|-------------------------------------| | 0 | The overflow interrupt is disabled. | | 1 | The overflow interrupt is enabled. | ## Bit 6 - SYNCRDY: Synchronization Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Synchronization Ready Interrupt bit and enable the Synchronization Ready interrupt. | Value | Description | |-------|--------------------------------------------------| | 0 | The synchronization ready interrupt is disabled. | | 1 | The synchronization ready interrupt is enabled. | # Bit 0 - ALARM0: Alarm 0 Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Alarm 0 Interrupt Enable bit and enable the Alarm 0 interrupt. | Value | Description | |-------|------------------------------------| | 0 | The alarm 0 interrupt is disabled. | | 1 | The alarm 0 interrupt is enabled. | #### 19.8.14 Interrupt Flag Status and Clear - MODE0 Name: INTFLAG Offset: 0x08 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|---------|---|---|---|---|---|------|--| | | OVF | SYNCRDY | | | | | | CMP0 | | | Access | R/W | R/W | | | | | | R/W | | | Reset | 0 | 0 | | | | | | 0 | | #### Bit 7 - OVF: Overflow This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after an overflow condition occurs, and an interrupt request will be generated if INTENCLR/SET.OVF is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Overflow interrupt flag. #### Bit 6 - SYNCRDY: Synchronization Ready This flag is cleared by writing a one to the flag. This flag is set on a 1-to-0 transition of the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY), except when caused by enable or software reset, and an interrupt request will be generated if INTENCLR/SET.SYNCRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Synchronization Ready interrupt flag. # Bit 0 - CMP0: Compare 0 This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after a match with the compare condition, and an interrupt request will be generated if INTENCLR/SET.CMP0 is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Compare 0 interrupt flag. ## 19.8.15 Interrupt Flag Status and Clear - MODE1 Name: INTFLAG Offset: 0x08 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|---------|---|---|---|---|------|------| | | OVF | SYNCRDY | | | | | CMP1 | CMP0 | | Access | R/W | R/W | | | | | R/W | R/W | | Reset | 0 | 0 | | | | | 0 | 0 | #### Bit 7 - OVF: Overflow This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after an overflow condition occurs, and an interrupt request will be generated if INTENCLR/SET.OVF is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Overflow interrupt flag. #### Bit 6 – SYNCRDY: Synchronization Ready This flag is cleared by writing a one to the flag. This flag is set on a 1-to-0 transition of the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY), except when caused by enable or software reset, and an interrupt request will be generated if INTENCLR/SET.SYNCRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Synchronization Ready interrupt flag. #### Bits 1.0 - CMPx : Compare x [x=1:0] This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after a match with the compare condition and an interrupt request will be generated if INTENCLR/SET.CMPx is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Compare x interrupt flag. ## 19.8.16 Interrupt Flag Status and Clear - MODE2 Name: INTFLAG Offset: 0x08 Reset: 0x00 Property: - #### Bit 7 - OVF: Overflow This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after an overflow condition occurs, and an interrupt request will be generated if INTENCLR/SET.OVF is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Overflow interrupt flag. # Bit 6 - SYNCRDY: Synchronization Ready This flag is cleared by writing a one to the flag. This flag is set on a 1-to-0 transition of the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY), except when caused by enable or software reset, and an interrupt request will be generated if INTENCLR/SET.SYNCRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Synchronization Ready interrupt flag. #### Bit 0 - ALARMO: Alarm 0 This flag is cleared by writing a one to the flag. This flag is set on the next CLK\_RTC\_CNT cycle after a match with ALARM0 condition occurs, and an interrupt request will be generated if INTENCLR/SET.ALARM0 is also one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Alarm 0 interrupt flag. #### 19.8.17 Status Name: STATUS Offset: 0x0A Reset: 0x00 Property: - Access R Reset 0 # Bit 7 - SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. ## 19.8.18 Debug Control Name: DBGCTRL Offset: 0x0B Reset: 0x00 Property: - # Bit 0 - DBGRUN: Run During Debug This bit is not reset by a software reset. Writing a zero to this bit causes the RTC to halt during debug mode. Writing a one to this bit allows the RTC to continue normal operation during debug mode. # 19.8.19 Frequency Correction Name: FREQCORR **Offset**: 0x0C **Reset**: 0x00 Property: Write-Protected, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|-----|-----|-----|------------|-----|-----|-----| | | SIGN | | | | VALUE[6:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit 7 - SIGN: Correction Sign | Value | Description | |-------|----------------------------------------------------------------------| | 0 | The correction value is positive, i.e., frequency will be increased. | | 1 | The correction value is negative, i.e., frequency will be decreased. | # Bits 6:0 - VALUE[6:0]: Correction Value These bits define the amount of correction applied to the RTC prescaler. 1–127: The RTC frequency is adjusted according to the value. | Value | Description | |-------|------------------------------------------------------------| | 0 | Correction is disabled and the RTC frequency is unchanged. | ### 19.8.20 Counter Value - MODE0 Name: COUNT Offset: 0x10 **Reset:** 0x00000000 Property: Read-Synchronized, Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|--------------|-----|-----|-------|---------|-----|-----|-----|--|--|--| | | COUNT[31:24] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | COUNT | [23:16] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | _ | | | | | | | | | | | | |--------|-----|------------|-----|------|---------|-----|-----|-----|--|--|--| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | COUN | T[15:8] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | COUNT[7:0] | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | # Bits 31:0 - COUNT[31:0]: Counter Value These bits define the value of the 32-bit RTC counter. ## 19.8.21 Counter Value - MODE1 Name: COUNT Offset: 0x10 Reset: 0x0000 Property: Read-Synchronized, Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|--|--| | | COUNT[15:8] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | COUNT[7:0] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | # Bits 15:0 - COUNT[15:0]: Counter Value These bits define the value of the 16-bit RTC counter. #### 19.8.22 Clock Value - MODE2 Name: CLOCK Offset: 0x10 **Reset**: 0x00000000 Property: Read-Synchronized, Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------------------|-----|-----|---------|-----|-----|-----|-----------| | | | | MON | TH[3:2] | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | MONTH[1:0] DAY[4:0] | | | | | | | HOUR[4:4] | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |--------|-------|---------|--------|-----|-------------|-----|-----|-----|--| | | | HOU | R[3:0] | | MINUTE[5:2] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MINU. | TE[1:0] | | | SECO | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | ## Bits 31:26 - YEAR[5:0]: Year The year offset with respect to the reference year (defined in software). The year is considered a leap year if YEAR[1:0] is zero. ## Bits 25:22 - MONTH[3:0]: Month 1 – January 2 – February 12 - December # Bits 21:17 - DAY[4:0]: Day Day starts at 1 and ends at 28, 29, 30 or 31, depending on the month and year. #### Bits 16:12 - HOUR[4:0]: Hour When CTRL.CLKREP is zero, the Hour bit group is in 24-hour format, with values 0-23. When CTRL.CLKREP is one, HOUR[3:0] has values 1-12 and HOUR[4] represents AM (0) or PM (1). Table 19-4. Hour | HOUR[4:0] | CLOCK.HOUR[4] | CLOCK.HOUR[3:0] | Description | | | |-----------|---------------|-----------------|------------------|--|--| | 0 | 0x00 - 0x17 | | Hour (0 - 23) | | | | | 0x18 - 0x1F | Reserved | | | | | 1 | 0 | 0x0 | Reserved | | | | | | 0x1 - 0xC | AM Hour (1 - 12) | | | | | | 0xD - 0xF | Reserved | | | | | 1 | 0x0 | Reserved | | | | | | 0x1 - 0xC | PM Hour (1 - 12) | | | | | | 0xF - 0xF | Reserved | | | Bits 11:6 - MINUTE[5:0]: Minute 0 - 59. Bits 5:0 - SECOND[5:0]: Second 0- 59. # 19.8.23 Counter Period - MODE1 Name: PER Offset: 0x14 Reset: 0x0000 Property: Write-Protected, Write-Synchronized | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |-----------|----------------------|----------------------------------|-----------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--| | PER[15:8] | | | | | | | | | | | | R/W | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | PER | [7:0] | | | | | | | | R/W | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | R/W<br>0<br>7<br>R/W | R/W R/W<br>0 0<br>7 6<br>R/W R/W | R/W R/W R/W 0 0 0 0 0 7 6 5 | PER R/W R/W R/W R/W 0 0 0 0 0 7 6 5 4 PER R/W R/W R/W R/W | PER[15:8] R/W R/W R/W R/W R/W 0 0 0 0 0 0 7 6 5 4 3 PER[7:0] R/W R/W R/W R/W R/W | PER[15:8] R/W R/W R/W R/W R/W R/W 0 0 0 0 0 0 0 0 7 6 5 4 3 2 PER[7:0] R/W R/W R/W R/W R/W | PER[15:8] R/W R/W R/W R/W R/W R/W R/W 0 0 0 0 0 0 0 0 0 7 6 5 4 3 2 1 PER[7:0] R/W R/W R/W R/W R/W R/W R/W | PER[15:8] R/W R/W R/W R/W R/W R/W R/W R/W 0 0 0 0 0 0 0 0 0 0 7 6 5 4 3 2 1 0 PER[7:0] R/W R/W R/W R/W R/W R/W R/W | | | ## Bits 15:0 - PER[15:0]: Counter Period These bits define the value of the 16-bit RTC period. ## 19.8.24 Compare n Value - MODE0 Name: COMP Offset: 0x18 **Reset:** 0x00000000 Property: Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|-----|-------------|-----|------|---------|-----|-----|-----|--|--| | | | | | COMP | [31:24] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | COMP[23:16] | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | COMF | P[15:8] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | COM | P[7:0] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ## Bits 31:0 - COMP[31:0]: Compare Value The 32-bit value of COMPn is continuously compared with the 32-bit COUNT value. When a match occurs, the Compare n interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.CMPn) is set on the next counter cycle, and the counter value is cleared if CTRL.MATCHCLR is one. # 19.8.25 Compare n Value - MODE1 Name: COMPn **Offset:** 0x18+n\*0x2 [n=0..1] **Reset:** 0x0000 Property: Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | |--------|------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--| | | COMP[15:8] | | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | COMP[7:0] | | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | # Bits 15:0 - COMP[15:0]: Compare Value The 16-bit value of COMPn is continuously compared with the 16-bit COUNT value. When a match occurs, the Compare n interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.CMPn) is set on the next counter cycle. ## 19.8.26 Alarm 0 Value - MODE2 Name: ALARM0 Offset: 0x18 **Reset:** 0x00000000 Property: Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|---------|--------|--------|-------------|----------|-----|----------| | | | | YEAF | R[5:0] | | | MON | ITH[3:2] | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | MON | ΓH[1:0] | | | DAY[4:0] | DAY[4:0] | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | HOU | R[3:0] | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MINU | TE[1:0] | | | SECOND[5:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | # Bits 31:26 - YEAR[5:0]: Year The alarm year. Years are only matched if MASKn.SEL is 6. # Bits 25:22 - MONTH[3:0]: Month The alarm month. Months are matched only if MASKn.SEL is greater than 4. # Bits 21:17 - DAY[4:0]: Day The alarm day. Days are matched only if MASKn.SEL is greater than 3. ## Bits 16:12 - HOUR[4:0]: Hour The alarm hour. Hours are matched only if MASKn.SEL is greater than 2. # Bits 11:6 - MINUTE[5:0]: Minute The alarm minute. Minutes are matched only if MASKn.SEL is greater than 1. ## Bits 5:0 - SECOND[5:0]: Second The alarm second. Seconds are matched only if MASKn.SEL is greater than 0. ## 19.8.27 Alarm n Mask - MODE2 Name: MASK Offset: 0x1C Reset: 0x00 Property: Write-Protected, Write-Synchronized ## Bits 2:0 - SEL[2:0]: Alarm Mask Selection These bits define which bit groups of Alarm n are valid. | SEL[2:0] | Name | Description | |----------|--------------|--------------------------------------------------------| | 0x0 | OFF | Alarm Disabled | | 0x1 | SS | Match seconds only | | 0x2 | MMSS | Match seconds and minutes only | | 0x3 | HHMMSS | Match seconds, minutes, and hours only | | 0x4 | DDHHMMSS | Match seconds, minutes, hours, and days only | | 0x5 | MMDDHHMMSS | Match seconds, minutes, hours, days, and months only | | 0x6 | YYMMDDHHMMSS | Match seconds, minutes, hours, days, months, and years | | 0x7 | | Reserved | # 20. DMAC - Direct Memory Access Controller #### 20.1 Overview The Direct Memory Access Controller (DMAC) contains both a Direct Memory Access engine and a Cyclic Redundancy Check (CRC) engine. The DMAC can transfer data between memories and peripherals, and thus off-load these tasks from the CPU. It enables high data transfer rates with minimum CPU intervention, and frees up CPU time. With access to all peripherals, the DMAC can handle automatic transfer of data between communication modules. The DMA part of the DMAC has several DMA channels which all can receive different types of transfer triggers to generate transfer requests from the DMA channels to the arbiter, see also the Block Diagram. The arbiter will grant one DMA channel at a time to act as the active channel. When an active channel has been granted, the fetch engine of the DMAC will fetch a transfer descriptor from the SRAM and store it in the internal memory of the active channel, which will execute the data transmission. An ongoing data transfer of an active channel can be interrupted by a higher prioritized DMA channel. The DMAC will write back the updated transfer descriptor from the internal memory of the active channel to SRAM, and grant the higher prioritized channel to start transfer as the new active channel. Once a DMA channel is done with its transfer, interrupts and events can be generated optionally. The DMAC has four bus interfaces: - The data transfer bus is used for performing the actual DMA transfer. - The AHB/APB Bridge bus is used when writing and reading the I/O registers of the DMAC. - The descriptor fetch bus is used by the fetch engine to fetch transfer descriptors before data transfer can be started or continued. - The write-back bus is used to write the transfer descriptor back to SRAM. All buses are AHB master interfaces but the AHB/APB Bridge bus, which is an APB slave interface. The CRC engine can be used by software to detect an accidental error in the transferred data and to take corrective action, such as requesting the data to be sent again or simply not using the incorrect data. # 20.2 Features - Data transfer from: - Peripheral to peripheral - Peripheral to memory - Memory to peripheral - Memory to memory - Transfer trigger sources - Software - Events from Event System - Dedicated requests from peripherals - SRAM based transfer descriptors - Single transfer using one descriptor - Multi-buffer or circular buffer modes by linking multiple descriptors - Up to 12 channels - Enable 12 independent transfers - Automatic descriptor fetch for each channel - Suspend/resume operation support for each channel - Flexible arbitration scheme - 4 configurable priority levels for each channel - Fixed or round-robin priority scheme within each priority level - From 1 to 256KB data transfer in a single block transfer - Multiple addressing modes - Static - Configurable increment scheme - Optional interrupt generation - On block transfer complete - On error detection - On channel suspend - 4 event inputs - One event input for each of the 4 least significant DMA channels - Can be selected to trigger normal transfers, periodic transfers or conditional transfers - Can be selected to suspend or resume channel operation - 4 event outputs - One output event for each of the 4 least significant DMA channels - Selectable generation on AHB, block, or transaction transfer complete - Error management supported by write-back function - Dedicated Write-Back memory section for each channel to store ongoing descriptor transfer - CRC polynomial software selectable to - CRC-16 (CRC-CCITT) - CRC-32 (IEEE<sup>®</sup> 802.3) # 20.3 Block Diagram Figure 20-1. DMAC Block Diagram # 20.4 Signal Description Not applicable. # 20.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 20.5.1 I/O Lines Not applicable. # 20.5.2 Power Management The DMAC will continue to operate in any sleep mode where the selected source clock is running. The DMAC's interrupts can be used to wake up the device from sleep modes. Events connected to the event system can trigger other operations in the system without exiting sleep modes. On hardware or software reset, all registers are set to their reset value. ### **Related Links** PM - Power Manager #### 20.5.3 Clocks The DMAC bus clock (CLK\_DMAC\_APB) must be configured and enabled in the Power Manager before using the DMAC. An AHB clock (CLK DMAC AHB) is required to clock the DMAC. This clock must be configured and enabled in the power manager before using the DMAC, and the default state of CLK DMAC AHB can be found in Peripheral Clock Masking. This bus clock (CLK DMAC APB) is always synchronous to the module clock (CLK DMAC AHB), but can be divided by a prescaler and may run even when the module clock is turned off. #### Related Links Peripheral Clock Masking #### 20.5.4 **DMA** Not applicable. #### 20.5.5 Interrupts The interrupt request line is connected to the interrupt controller. Using the DMAC interrupt requires the interrupt controller to be configured first. #### Related Links Nested Vector Interrupt Controller #### 20.5.6 **Events** The events are connected to the event system. #### Related Links EVSYS – Event System #### 20.5.7 **Debug Operation** When the CPU is halted in debug mode the DMAC will halt normal operation. The DMAC can be forced to continue operation during debugging. Refer to DBGCTRL for details. #### 20.5.8 **Register Access Protection** All registers with write-access can be write-protected optionally by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Pending register (INTPEND) - Channel ID register (CHID) - Channel Interrupt Flag Status and Clear register (CHINTFLAG) Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. PAC write-protection does not apply to accesses through an external debugger. #### **Related Links** PAC - Peripheral Access Controller #### 20.5.9 **Analog Connections** Not applicable. #### 20.6 **Functional Description** #### 20.6.1 **Principle of Operation** The DMAC consists of a DMA module and a CRC module. #### 20.6.1.1 DMA The DMAC can transfer data between memories and peripherals without interaction from the CPU. The data transferred by the DMAC are called transactions, and these transactions can be split into smaller data transfers. Figure 'DMA Transfer Sizes' shows the relationship between the different transfer sizes: Figure 20-2. DMA Transfer Sizes DMA transaction - Beat transfer: The size of one data transfer bus access, and the size is selected by writing the Beat Size bit group in the Block Transfer Control register (BTCTRL.BEATSIZE) - Block transfer: The amount of data one transfer descriptor can transfer, and the amount can range from 1 to 64k beats. A block transfer can be interrupted. - Transaction: The DMAC can link several transfer descriptors by having the first descriptor pointing to the second and so forth, as shown in the figure above. A DMA transaction is the complete transfer of all blocks within a linked list. A transfer descriptor describes how a block transfer should be carried out by the DMAC, and it must remain in SRAM. For further details on the transfer descriptor refer to Transfer Descriptors. The figure above shows several block transfers linked together, which are called linked descriptors. For further information about linked descriptors, refer to Linked Descriptors. A DMA transfer is initiated by an incoming transfer trigger on one of the DMA channels. This trigger can be configured to be either a software trigger, an event trigger, or one of the dedicated peripheral triggers. The transfer trigger will result in a DMA transfer request from the specific channel to the arbiter. If there are several DMA channels with pending transfer requests, the arbiter chooses which channel is granted access to become the active channel. The DMA channel granted access as the active channel will carry out the transaction as configured in the transfer descriptor. A current transaction can be interrupted by a higher prioritized channel, but will resume the block transfer when the according DMA channel is granted access as the active channel again. For each beat transfer, an optional output event can be generated. For each block transfer, optional interrupts and an optional output event can be generated. When a transaction is completed, dependent of the configuration, the DMA channel will either be suspended or disabled. #### 20.6.1.2 CRC The internal CRC engine supports two commonly used CRC polynomials: CRC-16 (CRC-CCITT) and CRC-32 (IEEE 802.3). It can be used on a selectable DMA channel, or on the I/O interface. Refer to CRC Operation for details. #### 20.6.2 Basic Operation #### 20.6.2.1 Initialization The following DMAC registers are enable-protected, meaning that they can only be written when the DMAC is disabled (CTRL.DMAENABLE=0): Descriptor Base Memory Address register (BASEADDR) Write-Back Memory Base Address register (WRBADDR) The following DMAC bit is enable-protected, meaning that it can only be written when both the DMAC and CRC are disabled (CTRL.DMAENABLE=0 and CTRL.CRCENABLE=0): Software Reset bit in Control register (CTRL.SWRST) The following DMA channel register is enable-protected, meaning that it can only be written when the corresponding DMA channel is disabled (CHCTRLA.ENABLE=0): Channel Control B (CHCTRLB) register, except the Command bit (CHCTRLB.CMD) and the Channel Arbitration Level bit (CHCTRLB.LVL) The following DMA channel bit is enable-protected, meaning that it can only be written when the corresponding DMA channel is disabled: Channel Software Reset bit in Channel Control A register (CHCTRLA.SWRST) The following CRC registers are enable-protected, meaning that they can only be written when the CRC is disabled (CTRL.CRCENABLE=0): - CRC Control register (CRCCTRL) - CRC Checksum register (CRCCHKSUM) Enable-protection is denoted by the "Enable-Protected" property in the register description. Before the DMAC is enabled it must be configured, as outlined by the following steps: - The SRAM address of where the descriptor memory section is located must be written to the Description Base Address (BASEADDR) register - The SRAM address of where the write-back section should be located must be written to the Write-Back Memory Base Address (WRBADDR) register - Priority level x of the arbiter can be enabled by setting the Priority Level x Enable bit in the Control register (CTRL.LVLENx=1) Before a DMA channel is enabled, the DMA channel and the corresponding first transfer descriptor must be configured, as outlined by the following steps: - DMA channel configurations - The channel number of the DMA channel to configure must be written to the Channel ID (CHID) register - Trigger action must be selected by writing the Trigger Action bit group in the Channel Control B register (CHCTRLB.TRIGACT) - Trigger source must be selected by writing the Trigger Source bit group in the Channel Control B register (CHCTRLB.TRIGSRC) - Transfer Descriptor - The size of each access of the data transfer bus must be selected by writing the Beat Size bit group in the Block Transfer Control register (BTCTRL.BEATSIZE) - The transfer descriptor must be made valid by writing a one to the Valid bit in the Block Transfer Control register (BTCTRL.VALID) - Number of beats in the block transfer must be selected by writing the Block Transfer Count (BTCNT) register - Source address for the block transfer must be selected by writing the Block Transfer Source Address (SRCADDR) register - Destination address for the block transfer must be selected by writing the Block Transfer Destination Address (DSTADDR) register If CRC calculation is needed, the CRC engine must be configured before it is enabled, as outlined by the following steps: - The CRC input source must selected by writing the CRC Input Source bit group in the CRC Control register (CRCCTRL.CRCSRC) - The type of CRC calculation must be selected by writing the CRC Polynomial Type bit group in the CRC Control register (CRCCTRL.CRCPOLY) - If I/O is selected as input source, the beat size must be selected by writing the CRC Beat Size bit group in the CRC Control register (CRCCTRL.CRCBEATSIZE) ### 20.6.2.2 Enabling, Disabling, and Resetting The DMAC is enabled by writing the DMA Enable bit in the Control register (CTRL.DMAENABLE) to '1'. The DMAC is disabled by writing a '0' to CTRL.DMAENABLE. A DMA channel is enabled by writing the Enable bit in the Channel Control A register (CHCTRLA.ENABLE) to '1', after writing the corresponding channel id to the Channel ID bit group in the Channel ID register (CHID.ID). A DMA channel is disabled by writing a '0' to CHCTRLA.ENABLE. The CRC is enabled by writing a '1' to the CRC Enable bit in the Control register (CTRL.CRCENABLE). The CRC is disabled by writing a '0' to CTRL.CRCENABLE. The DMAC is reset by writing a '1' to the Software Reset bit in the Control register (CTRL.SWRST) while the DMAC and CRC are disabled. All registers in the DMAC except DBGCTRL will be reset to their initial state. A DMA channel is reset by writing a '1' to the Software Reset bit in the Channel Control A register (CHCTRLA.SWRST), after writing the corresponding channel id to the Channel ID bit group in the Channel ID register (CHID.ID). The channel registers will be reset to their initial state. The corresponding DMA channel must be disabled in order for the reset to take effect. #### 20.6.2.3 Transfer Descriptors Together with the channel configurations the transfer descriptors decides how a block transfer should be executed. Before a DMA channel is enabled (CHCTRLA.ENABLE is written to one), and receives a transfer trigger, its first transfer descriptor has to be initialized and valid (BTCTRL.VALID). The first transfer descriptor describes the first block transfer of a transaction. All transfer descriptors must reside in SRAM. The addresses stored in the Descriptor Memory Section Base Address (BASEADDR) and Write-Back Memory Section Base Address (WRBADDR) registers tell the DMAC where to find the descriptor memory section and the write-back memory section. The descriptor memory section is where the DMAC expects to find the first transfer descriptors for all DMA channels. As BASEADDR points only to the first transfer descriptor of channel 0 (see figure below), all first transfer descriptors must be stored in a contiguous memory section, where the transfer descriptors must be ordered according to their channel number. For further details on linked descriptors, refer to Linked Descriptors. The write-back memory section is the section where the DMAC stores the transfer descriptors for the ongoing block transfers. WRBADDR points to the ongoing transfer descriptor of channel 0. All ongoing transfer descriptors will be stored in a contiguous memory section where the transfer descriptors are ordered according to their channel number. The figure below shows an example of linked descriptors on DMA channel 0. For further details on linked descriptors, refer to Linked Descriptors. Figure 20-3. Memory Sections The size of the descriptor and write-back memory sections is dependent on the number of the most significant enabled DMA channel *m*, as shown below: $Size = 128bits \cdot (m+1)$ For memory optimization, it is recommended to always use the less significant DMA channels if not all channels are required. The descriptor and write-back memory sections can either be two separate memory sections, or they can share memory section (BASEADDR=WRBADDR). The benefit of having them in two separate sections, is that the same transaction for a channel can be repeated without having to modify the first transfer descriptor. The benefit of having descriptor memory and write-back memory in the same section is that it requires less SRAM. #### 20.6.2.4 Arbitration If a DMA channel is enabled and not suspended when it receives a transfer trigger, it will send a transfer request to the arbiter. When the arbiter receives the transfer request it will include the DMA channel in the queue of channels having pending transfers, and the corresponding Pending Channel x bit in the Pending Channels registers (PENDCH.PENDCHx) will be set. Depending on the arbitration scheme, the arbiter will choose which DMA channel will be the next active channel. The active channel is the DMA channel being granted access to perform its next transfer. When the arbiter has granted a DMA channel access to the DMAC, the corresponding bit PENDCH.PENDCHx will be cleared. See also the following figure. If the upcoming transfer is the first for the transfer request, the corresponding Busy Channel x bit in the Busy Channels register will be set (BUSYCH.BUSYCHx=1), and it will remain '1' for the subsequent granted transfers. When the channel has performed its granted transfer(s) it will be either fed into the queue of channels with pending transfers, set to be waiting for a new transfer trigger, suspended, or disabled. This depends on the channel and block transfer configuration. If the DMA channel is fed into the queue of channels with pending transfers, the corresponding BUSYCH.BUSYCHx will remain '1'. If the DMA channel is set to wait for a new transfer trigger, suspended, or disabled, the corresponding BUSYCH.BUSYCHx will be cleared. If a DMA channel is suspended while it has a pending transfer, it will be removed from the queue of pending channels, but the corresponding PENDCH.PENDCHx will remain set. When the same DMA channel is resumed, it will be added to the queue of pending channels again. If a DMA channel gets disabled (CHCTRLA.ENABLE=0) while it has a pending transfer, it will be removed from the queue of pending channels, and the corresponding PENDCH.PENDCHx will be cleared. Figure 20-4. Arbiter Overview #### **Priority Levels** When a channel level is pending or the channel is transferring data, the corresponding Level Executing bit is set in the Active Channel and Levels register (ACTIVE.LVLEXx). Each DMA channel supports a 4-level priority scheme. The priority level for a channel is configured by writing to the Channel Arbitration Level bit group in the Channel Control B register (CHCTRLB.LVL). As long as all priority levels are enabled, a channel with a higher priority level number will have priority over a channel with a lower priority level number. Each priority level x is enabled by setting the corresponding Priority Level x Enable bit in the Control register (CTRL.LVLENx=1). Within each priority level the DMAC's arbiter can be configured to prioritize statically or dynamically: *Static Arbitration* within a priority level is selected by writing a '0' to the Level x Round-Robin Scheduling Enable bit in the Priority Control 0 register (PRICTRL0.RRLVLENx). When static arbitration is selected, the arbiter will prioritize a low channel number over a high channel number as shown in the figure below. When using the static arbitration there is a risk of high channel numbers never being granted access as the active channel. This can be avoided using a dynamic arbitration scheme. Figure 20-5. Static Priority Scheduling Dynamic Arbitration within a priority level is selected by writing a '1' to PRICTRLO.RRLVLENx. The dynamic arbitration scheme in the DMAC is round-robin. With the round-robin scheme, the channel number of the last channel being granted access will have the lowest priority the next time the arbiter has to grant access to a channel within the same priority level, as shown in Figure 20-6. The channel number of the last channel being granted access as the active channel is stored in the Level x Channel Priority Number bit group in the Priority Control 0 register (PRICTRL0.LVLPRIx) for the corresponding priority level. Figure 20-6. Dynamic (Round-Robin) Priority Scheduling #### 20.6.2.5 Data Transmission Before the DMAC can perform a data transmission, a DMA channel has to be configured and enabled, its corresponding transfer descriptor has to be initialized, and the arbiter has to grant the DMA channel access as the active channel. Once the arbiter has granted a DMA channel access as the active channel (refer to DMA Block Diagram section) the transfer descriptor for the DMA channel will be fetched from SRAM using the fetch bus, and stored in the internal memory for the active channel. For a new block transfer, the transfer descriptor will be fetched from the descriptor memory section (BASEADDR); For an ongoing block transfer, the descriptor will be fetched from the write-back memory section (WRBADDR). By using the data transfer bus, the DMAC will read the data from the current source address and write it to the current destination address. For further details on how the current source and destination addresses are calculated, refer to the section on Addressing. The arbitration procedure is performed after each transfer. If the current DMA channel is granted access again, the block transfer counter (BTCNT) of the internal transfer descriptor will be decremented by the number of beats in a transfer, the optional output event Beat will be generated if configured and enabled, and the active channel will perform a new transfer. If a different DMA channel than the current active channel is granted access, the block transfer counter value will be written to the write-back section before the transfer descriptor of the newly granted DMA channel is fetched into the internal memory of the active channel. When a block transfer has come to its end (BTCNT is zero), the Valid bit in the Block Transfer Control register will be cleared (BTCTRL.VALID=0) before the entire transfer descriptor is written to the write-back memory. The optional interrupts, Channel Transfer Complete and Channel Suspend, and the optional output event Block, will be generated if configured and enabled. After the last block transfer in a transaction, the Next Descriptor Address register (DESCADDR) will hold the value 0x00000000, and the DMA channel will either be suspended or disabled, depending on the configuration in the Block Action bit group in the Block Transfer Control register (BTCTRL.BLOCKACT). If the transaction has further block transfers pending, DESCADDR will hold the SRAM address to the next transfer descriptor to be fetched. The DMAC will fetch the next descriptor into the internal memory of the active channel and write its content to the write-back section for the channel, before the arbiter gets to choose the next active channel. ## 20.6.2.6 Transfer Triggers and Actions A DMA transfer through a DMA channel can be started only when a DMA transfer request is detected, and the DMA channel has been granted access to the DMA. A transfer request can be triggered from software, from a peripheral, or from an event. There are dedicated Trigger Source selections for each DMA Channel Control B (CHCTRLB.TRIGSRC). The trigger actions are available in the Trigger Action bit group in the Channel Control B register (CHCTRLB.TRIGACT). By default, a trigger generates a request for a block transfer operation. If a single descriptor is defined for a channel, the channel is automatically disabled when a block transfer has been completed. If a list of linked descriptors is defined for a channel, the channel is automatically disabled when the last descriptor in the list is executed. If the list still has descriptors to execute, the channel will be waiting for the next block transfer trigger. When enabled again, the channel will wait for the next block transfer trigger. The trigger actions can also be configured to generate a request for a beat transfer (CHCTRLB.TRIGACT=0x2) or transaction transfer (CHCTRLB.TRIGACT=0x3) instead of a block transfer (CHCTRLB.TRIGACT=0x0). Figure 20-7 shows an example where triggers are used with two linked block descriptors. Figure 20-7. Trigger Action and Transfers #### **Beat Trigger Action** #### **Block Trigger Action** #### **Transaction Trigger Action** If the trigger source generates a transfer request for a channel during an ongoing transfer, the new transfer request will be kept pending (CHSTATUS.PEND=1), and the new transfer can start after the ongoing one is done. Only one pending transfer can be kept per channel. If the trigger source generates more transfer requests while one is already pending, the additional ones will be lost. All channels pending status flags are also available in the Pending Channels register (PENDCH). When the transfer starts, the corresponding Channel Busy status flag is set in Channel Status register (CHSTATUS.BUSY). When the trigger action is complete, the Channel Busy status flag is cleared. All channel busy status flags are also available in the Busy Channels register (BUSYCH) in DMAC. #### 20.6.2.7 Addressing Each block transfer needs to have both a source address and a destination address defined. The source address is set by writing the Transfer Source Address (SRCADDR) register, the destination address is set by writing the Transfer Destination Address (SRCADDR) register. The addressing of this DMAC module can be static or incremental, for either source or destination of a block transfer, or both. Incrementation for the source address of a block transfer is enabled by writing the Source Address Incrementation Enable bit in the Block Transfer Control register (BTCTRL.SRCINC=1). The step size of the incrementation is configurable and can be chosen by writing the Step Selection bit in the Block Transfer Control register (BTCTRL.STEPSEL=1) and writing the desired step size in the Address Increment Step Size bit group in the Block Transfer Control register (BTCTRL.STEPSIZE). If BTCTRL.STEPSEL=0, the step size for the source incrementation will be the size of one beat. When source address incrementation is configured (BTCTRL.SRCINC=1), SRCADDR is calculated as follows: #### If BTCTRL.STEPSEL=1: $\mathsf{SRCADDR} = \mathsf{SRCADDR}_{START} + BTCNT \cdot \left(BEATSIZE + 1\right) \cdot 2^{\mathsf{STEPSIZE}}$ #### If BTCTRL.STEPSEL=0: $SRCADDR = SRCADDR_{START} + BTCNT \cdot (BEATSIZE + 1)$ - SRCADDR<sub>START</sub> is the source address of the first beat transfer in the block transfer - BTCNT is the initial number of beats remaining in the block transfer - BEATSIZE is the configured number of bytes in a beat - STEPSIZE is the configured number of beats for each incrementation The following figure shows an example where DMA channel 0 is configured to increment the source address by one beat after each beat transfer (BTCTRL.SRCINC=1), and DMA channel 1 is configured to increment the source address by two beats (BTCTRL.SRCINC=1, BTCTRL.STEPSEL=1, and BTCTRL.STEPSIZE=0x1). As the destination address for both channels are peripherals, destination incrementation is disabled (BTCTRL.DSTINC=0). Figure 20-8. Source Address Increment Incrementation for the destination address of a block transfer is enabled by setting the Destination Address Incrementation Enable bit in the Block Transfer Control register (BTCTRL.DSTINC=1). The step size of the incrementation is configurable by clearing BTCTRL.STEPSEL=0 and writing BTCTRL.STEPSIZE to the desired step size. If BTCTRL.STEPSEL=1, the step size for the destination incrementation will be the size of one beat. When the destination address incrementation is configured (BTCTRL.DSTINC=1), SRCADDR must be set and calculated as follows: $$DSTADDR = DSTADDR_{START} + BTCNT \bullet \left(BEATSIZE + 1\right) \bullet 2^{STEPSIZE} \quad \text{where BTCTRL.STEPSEL is zero}$$ $$DSTADDR = DSTADDR_{START} + BTCNT \bullet \left(BEATSIZE + 1\right) \quad \text{where BTCTRL.STEPSEL is one}$$ - DSTADDR<sub>START</sub> is the destination address of the first beat transfer in the block transfer - BTCNT is the initial number of beats remaining in the block transfer - BEATSIZE is the configured number of bytes in a beat - STEPSIZE is the configured number of beats for each incrementation Figure 20-9shows an example where DMA channel 0 is configured to increment destination address by one beat (BTCTRL.DSTINC=1) and DMA channel 1 is configured to increment destination address by two beats (BTCTRL.DSTINC=1, BTCTRL.STEPSEL=0, and BTCTRL.STEPSIZE=0x1). As the source address for both channels are peripherals, source incrementation is disabled (BTCTRL.SRCINC=0). Figure 20-9. Destination Address Increment # 20.6.2.8 Error Handling If a bus error is received from an AHB slave during a DMA data transfer, the corresponding active channel is disabled and the corresponding Channel Transfer Error Interrupt flag in the Channel Interrupt Status and Clear register (CHINTFLAG.TERR) is set. If enabled, the optional transfer error interrupt is generated. The transfer counter will not be decremented and its current value is written-back in the write-back memory section before the channel is disabled. When the DMAC fetches an invalid descriptor (BTCTRL.VALID=0) or when the channel is resumed and the DMA fetches the next descriptor with null address (DESCADDR=0x00000000), the corresponding channel operation is suspended, the Channel Suspend Interrupt Flag in the Channel Interrupt Flag Status and Clear register (CHINTFLAG.SUSP) is set, and the Channel Fetch Error bit in the Channel Status register (CHSTATUS.FERR) is set. If enabled, the optional suspend interrupt is generated. #### 20.6.3 Additional Features #### 20.6.3.1 Linked Descriptors A transaction can consist of either a single block transfer or of several block transfers. When a transaction consist of several block transfers it is called linked descriptors. Figure Figure 20-3 illustrates how linked descriptors work. When the first block transfer is completed on DMA channel 0, the DMAC fetches the next transfer descriptor which is pointed to by the value stored in the Next Descriptor Address (DESCADDR) register of the first transfer descriptor. Fetching the next transfer descriptor (DESCADDR) is continued until the last transfer descriptor. When the block transfer for the last transfer descriptor is executed and DESCADDR=0x00000000, the transaction is terminated. For further details on how the next descriptor is fetched from SRAM, refer to section Data Transmission. #### Adding Descriptor to the End of a List To add a new descriptor at the end of the descriptor list, create the descriptor in SRAM, with DESCADDR=0x00000000 indicating that it is the new last descriptor in the list, and modify the DESCADDR value of the current last descriptor to the address of the newly created descriptor. #### Modifying a Descriptor in a List In order to add descriptors to a linked list, the following actions must be performed: - 1. Enable the Suspend interrupt for the DMA channel. - 2. Enable the DMA channel. - 3. Reserve memory space in SRAM to configure a new descriptor. - 4. Configure the new descriptor: - Set the next descriptor address (DESCADDR) - Set the destination address (DSTADDR) - Set the source address (SRCADDR) - Configure the block transfer control (BTCTRL) including - Optionally enable the Suspend block action - Set the descriptor VALID bit - 5. Clear the VALID bit for the existing list and for the descriptor which has to be updated. - 6. Read DESCADDR from the Write-Back memory. - If the DMA has not already fetched the descriptor which requires changes (i.e., DESCADDR is wrong): - Update the DESCADDR location of the descriptor from the List - Optionally clear the Suspend block action - Set the descriptor VALID bit to '1' - Optionally enable the Resume software command - If the DMA is executing the same descriptor as the one which requires changes: - Set the Channel Suspend software command and wait for the Suspend interrupt - Update the next descriptor address (DESCRADDR) in the write-back memory - Clear the interrupt sources and set the Resume software command - Update the DESCADDR location of the descriptor from the List - Optionally clear the Suspend block action - Set the descriptor VALID bit to '1' - 7. Go to step 4 if needed. #### Adding a Descriptor Between Existing Descriptors To insert a new descriptor 'C' between two existing descriptors ('A' and 'B'), the descriptor currently executed by the DMA must be identified. - 1. If DMA is executing descriptor B, descriptor C cannot be inserted. - 2. If DMA has not started to execute descriptor A, follow the steps: - 2.1. Set the descriptor A VALID bit to '0'. - 2.2. Set the DESCADDR value of descriptor A to point to descriptor C instead of descriptor B. - 2.3. Set the DESCADDR value of descriptor C to point to descriptor B. - 2.4. Set the descriptor A VALID bit to '1'. - 3. If DMA is executing descriptor A: - 3.1. Apply the software suspend command to the channel and - 3.2. Perform steps 2.1 through 2.4. - 3.3. Apply the software resume command to the channel. #### 20.6.3.2 Channel Suspend The channel operation can be suspended at any time by software by writing a '1' to the Suspend command in the Command bit field of Channel Control B register (CHCTRLB.CMD). After the ongoing burst transfer is completed, the channel operation is suspended and the suspend command is automatically cleared. When suspended, the Channel Suspend Interrupt flag in the Channel Interrupt Status and Clear register is set (CHINTFLAG.SUSP=1) and the optional suspend interrupt is generated. By configuring the block action to suspend by writing Block Action bit group in the Block Transfer Control register (BTCTRL.BLOCKACT is 0x2 or 0x3), the DMA channel will be suspended after it has completed a block transfer. The DMA channel will be kept enabled and will be able to receive transfer triggers, but it will be removed from the arbitration scheme. If an invalid transfer descriptor (BTCTRL.VALID=0) is fetched from SRAM, the DMA channel will be suspended, and the Channel Fetch Error bit in the Channel Status register(CHASTATUS.FERR) will be set. **Note:** Only enabled DMA channels can be suspended. If a channel is disabled when it is attempted to be suspended, the internal suspend command will be ignored. For more details on transfer descriptors, refer to section Transfer Descriptors. #### 20.6.3.3 Channel Resume and Next Suspend Skip A channel operation can be resumed by software by setting the Resume command in the Command bit field of the Channel Control B register (CHCTRLB.CMD). If the channel is already suspended, the channel operation resumes from where it previously stopped when the Resume command is detected. When the Resume command is issued before the channel is suspended, the next suspend action is skipped and the channel continues the normal operation. Figure 20-10. Channel Suspend/Resume Operation #### 20.6.3.4 Event Input Actions The event input actions are available only on the least significant DMA channels. For details on channels with event input support, refer to the in the Event system documentation. Before using event input actions, the event controller must be configured first according to the following table, and the Channel Event Input Enable bit in the Channel Control B register (CHCTRLB.EVIE) must be written to '1'. Refer also to Events. Table 20-1. Event Input Action | Action | CHCTRLB.EVACT | CHCTRLB.TRGSRC | |-----------------|---------------|----------------| | None | NOACT | - | | Normal Transfer | TRIG | DISABLE | | Action | CHCTRLB.EVACT | CHCTRLB.TRGSRC | |--------------------------------|---------------|----------------| | Conditional Transfer on Strobe | TRIG | any peripheral | | Conditional Transfer | CTRIG | | | Conditional Block Transfer | CBLOCK | | | Channel Suspend | SUSPEND | | | Channel Resume | RESUME | | | Skip Next Block Suspend | SSKIP | | #### **Normal Transfer** The event input is used to trigger a beat or burst transfer on peripherals. The event is acknowledged as soon as the event is received. When received, both the Channel Pending status bit in the Channel Status register (CHSTATUS.PEND) and the corresponding Channel n bit in the Pending Channels register (PENDCH.PENDCHn) are set. If the event is received while the channel is pending, the event trigger is lost. The figure below shows an example where beat transfers are enabled by internal events. Figure 20-11. Beat Event Trigger Action #### **Conditional Transfer on Strobe** The event input is used to trigger a transfer on peripherals with pending transfer requests. This event action is intended to be used with peripheral triggers, e.g. for timed communication protocols or periodic transfers between peripherals: only when the peripheral trigger coincides with the occurrence of a (possibly cyclic) event the transfer is issued. The event is acknowledged as soon as the event is received. The peripheral trigger request is stored internally when the previous trigger action is completed (i.e. the channel is not pending) and when an active event is received. If the peripheral trigger is active, the DMA will wait for an event before the peripheral trigger is internally registered. When both event and peripheral trigger are active, both CHSTATUS.PEND and PENDCH.PENDCHn are set. A software trigger will now trigger a transfer. The figure below shows an example where the peripheral beat transfer is started by a conditional strobe event action. Figure 20-12. Periodic Event with Beat Peripheral Triggers Trigger Lost Event Peripheral Trigger PENDCHn Block Transfer Blatt #### **Conditional Transfer** The event input is used to trigger a conditional transfer on peripherals with pending transfer requests. As example, this type of event can be used for peripheral-to-peripheral transfers, where one peripheral is the source of event and the second peripheral is the source of the trigger. Each peripheral trigger is stored internally when the event is received. When the peripheral trigger is stored internally, the Channel Pending status bit is set (CHSTATUS.PEND), the respective Pending Channel n Bit in the Pending Channels register is set (PENDCH.PENDCHn), and the event is acknowledged. A software trigger will now trigger a transfer. The figure below shows an example where conditional event is enabled with peripheral beat trigger requests. Figure 20-13. Conditional Event with Beat Peripheral Triggers #### **Conditional Block Transfer** The event input is used to trigger a conditional block transfer on peripherals. Before starting transfers within a block, an event must be received. When received, the event is acknowledged when the block transfer is completed. A software trigger will trigger a transfer. The figure below shows an example where conditional event block transfer is started with peripheral beat trigger requests. Figure 20-14. Conditional Block Transfer with Beat Peripheral Triggers # **Channel Suspend** The event input is used to suspend an ongoing channel operation. The event is acknowledged when the current AHB access is completed. For further details on Channel Suspend, refer to Channel Suspend. #### **Channel Resume** The event input is used to resume a suspended channel operation. The event is acknowledged as soon as the event is received and the Channel Suspend Interrupt Flag (CHINTFLAG.SUSP) is cleared. For further details refer to Channel Suspend. ### Skip Next Block Suspend This event can be used to skip the next block suspend action. If the channel is suspended before the event rises, the channel operation is resumed and the event is acknowledged. If the event rises before a suspend block action is detected, the event is kept until the next block suspend detection. When the block transfer is completed, the channel continues the operation (not suspended) and the event is acknowledged. #### **Related Links** **USER** #### 20.6.3.5 Event Output Selection Event output selection is available only for the least significant DMA channels. The pulse width of an event output from a channel is one AHB clock cycle. The output of channel events is enabled by writing a '1' to the Channel Event Output Enable bit in the Control B register (CHCTRLB.EVOE). The event output cause is selected by writing to the Event Output Selection bits in the Block Transfer Control register (BTCTRL.EVOSEL). It is possible to generate events after each block transfer (BTCTRL.EVOSEL=0x1) or beat transfer (BTCTRL.EVOSEL=0x3). To enable an event being generated when a transaction is complete, the block event selection must be set in the last transfer descriptor only. The figure Figure 20-15 shows an example where the event output generation is enabled in the first block transfer, and disabled in the second block. Figure 20-15. Event Output Generation #### **Beat Event Output** #### **Block Event Output** ### 20.6.3.6 Aborting Transfers Transfers on any channel can be aborted gracefully by software by disabling the corresponding DMA channel. It is also possible to abort all ongoing or pending transfers by disabling the DMAC. When a DMA channel disable request or DMAC disable request is detected: - Ongoing transfers of the active channel will be disabled when the ongoing beat transfer is completed and the write-back memory section is updated. This prevents transfer corruption before the channel is disabled. - All other enabled channels will be disabled in the next clock cycle. The corresponding Channel Enable bit in the Channel Control A register is cleared (CHCTRLA.ENABLE=0) when the channel is disabled. The corresponding DMAC Enable bit in the Control register is cleared (CTRL.DMAENABLE=0) when the entire DMAC module is disabled. #### 20.6.3.7 CRC Operation A cyclic redundancy check (CRC) is an error detection technique used to find errors in data. It is commonly used to determine whether the data during a transmission, or data present in data and program memories has been corrupted or not. A CRC takes a data stream or a block of data as input and generates a 16- or 32-bit output that can be appended to the data and used as a checksum. When the data is received, the device or application repeats the calculation: If the new CRC result does not match the one calculated earlier, the block contains a data error. The application will then detect this and may take a corrective action, such as requesting the data to be sent again or simply not using the incorrect data. The CRC engine in DMAC supports two commonly used CRC polynomials: CRC-16 (CRC-CCITT) and CRC-32 (IEEE 802.3). Typically, applying CRC-n (CRC-16 or CRC-32) to a data block of arbitrary length will detect any single alteration that is ≤n bits in length, and will detect the fraction 1-2-n of all longer error bursts. CRC-16: - Polynomial: $x^{16}+x^{12}+x^{5}+1$ Hex value: 0x1021 CRC-32: - Polynomial: $x^{32}+x^{26}+x^{23}+x^{22}+x^{16}+x^{12}+x^{11}+x^{10}+x^8+x^7+x^5+x^4+x^2+x+1$ Hex value: 0x04C11DB7 The data source for the CRC engine can either be one of the DMA channels or the APB bus interface, and must be selected by writing to the CRC Input Source bits in the CRC Control register (CRCCTRL.CRCSRC). The CRC engine then takes data input from the selected source and generates a checksum based on these data. The checksum is available in the CRC Checksum register (CRCCHKSUM). When CRC-32 polynomial is used, the final checksum read is bit reversed and complemented, as shown in Figure 20-16. The CRC polynomial is selected by writing to the CRC Polynomial Type bit in the CRC Control register (CRCCTRL.CRCPOLY), the default is CRC-16. The CRC engine operates on byte only. When the DMA is used as data source for the CRC engine, the DMA channel beat size setting will be used. When used with APB bus interface, the application must select the CRC Beat Size bit field of CRC Control register (CRCCTRL.CRCBEATSIZE). 8-, 16-, or 32-bit bus transfer access type is supported. The corresponding number of bytes will be written in the CRCDATAIN register and the CRC engine will operate on the input data in a byte by byte manner. Figure 20-16. CRC Generator Block Diagram **DMA** data **CRC on** CRC-16 or CRC-32 calculations can be performed on data passing through any DMA channel. Once a DMA channel is selected as the source, the CRC engine will continuously generate the CRC on the data passing through the DMA channel. The checksum is available for readout once the DMA transaction is completed or aborted. A CRC can also be generated on SRAM, Flash, or I/O memory by passing these data through a DMA channel. If the latter is done, the destination register for the DMA data can be the data input (CRCDATAIN) register in the CRC engine. interface CRC using the I/O Before using the CRC engine with the I/O interface, the application must set the CRC Beat Size bits in the CRC Control register (CRCCTRL.CRCBEATSIZE). 8/16/32-bit bus transfer type can be selected. CRC can be performed on any data by loading them into the CRC engine using the CPU and writing the data to the CRCDATAIN register. Using this method, an arbitrary number of bytes can be written to the register by the CPU, and CRC is done continuously for each byte. This means if a 32-bit data is written to the CRCDATAIN register the CRC engine takes four cycles to calculate the CRC. The CRC complete is signaled by a set CRCBUSY bit in the CRCSTATUS register. New data can be written only when CRCBUSY flag is not set. #### 20.6.4 **DMA Operation** Not applicable. #### 20.6.5 Interrupts The DMAC channels have the following interrupt sources: - Transfer Complete (TCMPL): Indicates that a block transfer is completed on the corresponding channel. Refer to Data Transmission for details. - Transfer Error (TERR): Indicates that a bus error has occurred during a burst transfer, or that an invalid descriptor has been fetched. Refer to Error Handling for details. - Channel Suspend (SUSP): Indicates that the corresponding channel has been suspended. Refer to Channel Suspend and Data Transmission for details. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Channel Interrupt Flag Status and Clear (CHINTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by setting the corresponding bit in the Channel Interrupt Enable Set register (CHINTENSET=1), and disabled by setting the corresponding bit in the Channel Interrupt Enable Clear register (CHINTENCLR=1). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled, the DMAC is reset or the corresponding DMA channel is reset. See CHINTFLAG for details on how to clear interrupt flags. All interrupt requests are ORed together on system level to generate one combined interrupt request to the NVIC. The user must read the Channel Interrupt Status (INTSTATUS) register to identify the channels with pending interrupts and must read the Channel Interrupt Flag Status and Clear (CHINTFLAG) register to determine which interrupt condition is present for the corresponding channel. It is also possible to read the Interrupt Pending register (INTPEND), which provides the lowest channel number with pending interrupt and the respective interrupt flags. **Note:** Interrupts must be globally enabled for interrupt requests to be generated. #### **Related Links** Nested Vector Interrupt Controller **Datasheet Complete** 40001883A-page 251 © 2017 Microchip Technology Inc. #### 20.6.6 Events The DMAC can generate the following output events: Channel (CH): Generated when a block transfer for a given channel has been completed, or when a beat transfer within a block transfer for a given channel has been completed. Refer to Event Output Selection section for details. Setting the Channel Control B Event Output Enable bit (CHCTRLB.EVOE=1) enables the corresponding output event configured in the Event Output Selection bit group in the Block Transfer Control register (BTCTRL.EVOSEL). Clearing CHCTRLB.EVOE=0 disables the corresponding output event. The DMAC can take the following actions on an input event: - Transfer and Periodic Transfer Trigger (TRIG): normal transfer or periodic transfers on peripherals are enabled - Conditional Transfer Trigger (CTRIG): conditional transfers on peripherals are enabled - Conditional Block Transfer Trigger (CBLOCK): conditional block transfers on peripherals are enabled - Channel Suspend Operation (SUSPEND): suspend a channel operation - Channel Resume Operation (RESUME): resume a suspended channel operation - Skip Next Block Suspend Action (SSKIP): skip the next block suspend transfer condition - Increase Priority (INCPRI): increase channel priority Setting the Channel Control B Event Input Enable bit (CHCTRLB.EVIE=1) enables the corresponding action on input event. clearing this bit disables the corresponding action on input event. Note that several actions can be enabled for incoming events. If several events are connected to the peripheral, any enabled action will be taken for any of the incoming events. For further details on event input actions, refer to Event Input Action section. #### Related Links EVSYS – Event System #### 20.6.7 Sleep Mode Operation Each DMA channel can be configured to operate in any sleep mode. To be able to run in standby, the RUNSTDBY bit in Channel Control A register (CHCTRLA.RUNSTDBY) must be written to '1'. The DMAC can wake up the device using interrupts from any sleep mode or perform actions through the Event System. For channels with CHCTRLA.RUNSTDBY=0, it is up to software to stop DMA transfers on these channels and wait for completion before going to standby mode using the following sequence: - 1. Suspend the DMAC channels for which CHCTRLA.RUNSTDBY=0. - 2. Check the SYNCBUSY bits of registers accessed by the DMAC channels being suspended. - Go to sleep - 4. When the device wakes up, resume the suspended channels. **Note:** In standby sleep mode, the DMAC can only access RAM when it is not back biased (PM.STDBYCFG.BBIASxx=0x0) #### 20.6.8 Synchronization Not applicable. # 20.7 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------|------------|----------|----------|-----------|----------|-----------|--------------|------------|-----------|------------| | 0x00 | OTPI | 7:0 | | | | | | CRCENABLE | DMAENABLE | SWRST | | 0x01 | CTRL | 15:8 | | | | | LVLEN3 | LVLEN2 | LVLEN1 | LVLEN0 | | 0x02 | ODOOTDI | 7:0 | | | | | CRCP | DLY[1:0] | CRCBEAT | SIZE[1:0] | | 0x03 | CRCCTRL | 15:8 | | | | | CRCS | RC[5:0] | | | | 0x04 | | 7:0 | | | | CRCDA | TAIN[7:0] | | | | | 0x05 | CDCDATAIN | 15:8 | | | | CRCDAT | AIN[15:8] | | | | | 0x06 | CRCDATAIN | 23:16 | | | | CRCDATA | AIN[23:16] | | | | | 0x07 | | 31:24 | | | | CRCDATA | AIN[31:24] | | | | | 0x08 | | 7:0 | | | | CRCCHK | (SUM[7:0] | | | | | 0x09 | CRCCHKSUM | 15:8 | | | | CRCCHK | SUM[15:8] | | | | | 0x0A | CROCHROOM | 23:16 | | | | CRCCHKS | SUM[23:16] | | | | | 0x0B | | 31:24 | | | | CRCCHKS | SUM[31:24] | | | | | 0x0C | CRCSTATUS | 7:0 | | | | | | | CRCZERO | CRCBUSY | | 0x0D | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | 0x0E | QOSCTRL | 7:0 | | | DQO | S[1:0] | FQO | S[1:0] | WRBQ | OS[1:0] | | 0x0F | Reserved | | | | | | | | | | | 0x10 | | 7:0 | SWTRIG7 | SWTRIG6 | SWTRIG5 | SWTRIG4 | SWTRIG3 | SWTRIG2 | SWTRIG1 | SWTRIG0 | | 0x11 | SWTRIGCTRL | 15:8 | | | | | SWTRIG11 | SWTRIG10 | SWTRIG9 | SWTRIG8 | | 0x12 | SWIRIGURE | 23:16 | | | | | | | | | | 0x13 | | 31:24 | | | | | | | | | | 0x14 | | 7:0 | RRLVLEN0 | | | | | LVLPF | RI0[3:0] | | | 0x15 | PRICTRL0 | 15:8 | RRLVLEN1 | | | | LVLPRI1[3:0] | | | | | 0x16 | 1111011120 | 23:16 | RRLVLEN2 | | | | | LVLPF | RI2[3:0] | | | 0x17 | | 31:24 | RRLVLEN3 | | | | | LVLPF | RI3[3:0] | | | 0x18 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x1F | | | | | | | | | | | | 0x20 | INTPEND | 7:0 | | | | | | _ | 3:0] | | | 0x21 | | 15:8 | PEND | BUSY | FERR | | | SUSP | TCMPL | TERR | | 0x22 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x23 | | | 01111177 | 01.01.070 | 01111175 | 01.0017.4 | 01111170 | 01 111 170 | 01111174 | 01 111 170 | | 0x24 | | 7:0 | CHINT7 | CHINT6 | CHINT5 | CHINT4 | CHINT3 | CHINT2 | CHINT1 | CHINTO | | 0x25 | INTSTATUS | 15:8 | | | | | CHINT11 | CHINT10 | CHINT9 | CHINT8 | | 0x26 | _ | 23:16 | | | | | | | | | | 0x27 | | 31:24 | DUOYOUZ | DITOXONO | DITOXOTE | DUOYOUA | DUCYCUC | DITONOLIO | DUCYCUA | DUCYCUC | | 0x28 | BUSYCH | 7:0 | BUSYCH7 | BUSYCH6 | BUSYCH5 | BUSYCH4 | BUSYCH3 | BUSYCH2 | BUSYCH1 | BUSYCH0 | | 0x29 | | 15:8 | | | | | BUSYCH11 | BUSYCH10 | BUSYCH9 | BUSYCH8 | | 0x2A | | 23:16 | | | | | | | | | | 0x2B | | 31:24 | DENIDOUZ | DENIDOUS | DENIDOUE | DENIDOUA | DENIDOUS | DEVIDOUS | DENDOUA | DENIDOUS | | 0x2C | | 7:0 | PENDCH7 | PENDCH6 | PENDCH5 | PENDCH4 | PENDCH11 | PENDCH10 | PENDCHO | PENDCH9 | | 0x2D | PENDCH | 15:8 | | | | | PENDCH11 | PENDCH10 | PENDCH9 | PENDCH8 | | 0x2E | | 23:16 | | | | | | | | | | 0x2F | | 31:24 | | | | | | | | | | Offset | Name | Bit Pos. | | | | | | | | | |--------|------------|----------|-------|----------------|--------|---------|-----------|---------|------------|--------| | 0x30 | | 7:0 | | | | | LVLEX3 | LVLEX2 | LVLEX1 | LVLEX0 | | 0x31 | ACTIVE | 15:8 | ABUSY | | | | | ID[4:0] | | | | 0x32 | ACTIVE | 23:16 | | BTCNT[7:0] | | | | | | | | 0x33 | | 31:24 | | | | BTCN | T[15:8] | | | | | 0x34 | | 7:0 | | | | BASEA | DDR[7:0] | | | | | 0x35 | BASEADDR | 15:8 | | | | BASEAD | DR[15:8] | | | | | 0x36 | BASEADDR | 23:16 | | | | BASEADI | DR[23:16] | | | | | 0x37 | | 31:24 | | | | BASEADI | DR[31:24] | | | | | 0x38 | | 7:0 | | | | WRBAD | DR[7:0] | | | | | 0x39 | WRBADDR | 15:8 | | | | WRBAD | DR[15:8] | | | | | 0x3A | WINDADDIN | 23:16 | | | | WRBADI | DR[23:16] | | | | | 0x3B | | 31:24 | | WRBADDR[31:24] | | | | | | | | 0x3C | | | | | | | | | | | | ••• | Reserved | | | | | | | | | | | 0x3E | | | | | | | | | | | | 0x3F | CHID | 7:0 | | | | | | ID[ | 3:0] | | | 0x40 | CHCTRLA | 7:0 | | | | | | | ENABLE | SWRST | | 0x41 | | | | | | | | | | | | ••• | Reserved | | | | | | | | | | | 0x43 | | | | | | | | | | | | 0x44 | | 7:0 | | LVI | _[1:0] | EVOE | EVIE | | EVACT[2:0] | | | 0x45 | CHCTRLB | 15:8 | | | | | TRIGS | RC[5:0] | | | | 0x46 | | 23:16 | TRIGA | .CT[1:0] | | | | | | | | 0x47 | | 31:24 | | | | | | | CME | 0[1:0] | | 0x48 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x4B | | | | | | | | | | | | 0x4C | CHINTENCLR | 7:0 | | | | | | SUSP | TCMPL | TERR | | 0x4D | CHINTENSET | 7:0 | | | | | | SUSP | TCMPL | TERR | | 0x4E | CHINTFLAG | 7:0 | | | | | | SUSP | TCMPL | TERR | | 0x4F | CHSTATUS | 7:0 | | | | | | FERR | BUSY | PEND | # 20.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC write-protection is denoted by the "PAC Write-Protection" property in each individual register description. For details, refer to Register Access Protection. Some registers are enable-protected, meaning they can only be written when the peripheral is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. #### 20.8.1 Control Name: CTRL Offset: 0x00 Reset: 0x00X0 Property: PAC Write-Protection, Enable-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|----|--------|-----------|-----------|--------| | | | | | | LVLEN3 | LVLEN2 | LVLEN1 | LVLEN0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | CRCENABLE | DMAENABLE | SWRST | | Access | | | | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | # Bits 8, 9, 10, 11 – LVLENx: Priority Level x Enable When this bit is set, all requests with the corresponding level will be fed into the arbiter block. When cleared, all requests with the corresponding level will be ignored. For details on arbitration schemes, refer to the Arbitration section. These bits are not enable-protected. | Value | Description | |-------|-------------------------------------------------------------| | 0 | Transfer requests for Priority level x will not be handled. | | 1 | Transfer requests for Priority level x will be handled. | #### Bit 2 - CRCENABLE: CRC Enable Writing a '0' to this bit will disable the CRC calculation when the CRC Status Busy flag is cleared (CRCSTATUS. CRCBUSY). The bit is zero when the CRC is disabled. Writing a '1' to this bit will enable the CRC calculation. | Value | Description | |-------|----------------------------------| | 0 | The CRC calculation is disabled. | | 1 | The CRC calculation is enabled. | #### Bit 1 - DMAENABLE: DMA Enable Setting this bit will enable the DMA module. Writing a '0' to this bit will disable the DMA module. When writing a '0' during an ongoing transfer, the bit will not be cleared until the internal data transfer buffer is empty and the DMA transfer is aborted. The internal data transfer buffer will be empty once the ongoing burst transfer is completed. This bit is not enable-protected. | Value | Description | |-------|-----------------------------| | 0 | The peripheral is disabled. | | 1 | The peripheral is enabled. | #### Bit 0 - SWRST: Software Reset Writing a '0' to this bit has no effect. Writing a '1' to this bit when both the DMAC and the CRC module are disabled (DMAENABLE and CRCENABLE are '0') resets all registers in the DMAC (except DBGCTRL) to their initial state. If either the DMAC or CRC module is enabled, the Reset request will be ignored and the DMAC will return an access error. | Value | Description | |-------|--------------------------------------| | 0 | There is no Reset operation ongoing. | | 1 | A Reset operation is ongoing. | #### 20.8.2 CRC Control Name: CRCCTRL Offset: 0x02 Reset: 0x0000 Property: PAC Write-Protection, Enable-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|-----|-----|-------|----------|---------|------------| | | | | | | CRCSI | RC[5:0] | | | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | CRCPC | DLY[1:0] | CRCBEAT | ΓSIZE[1:0] | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | # Bits 13:8 - CRCSRC[5:0]: CRC Input Source These bits select the input source for generating the CRC, as shown in the table below. The selected source is locked until either the CRC generation is completed or the CRC module is disabled. This means the CRCSRC cannot be modified when the CRC operation is ongoing. The lock is signaled by the CRCBUSY status bit. CRC generation complete is generated and signaled from the selected source when used with the DMA channel. | Value | Name | Description | |---------------|-------|----------------| | 0x00 | NOACT | No action | | 0x01 | Ю | I/O interface | | 0x02-0x1<br>F | - | Reserved | | 0x20 | CHN | DMA channel 0 | | 0x21 | CHN | DMA channel 1 | | 0x22 | CHN | DMA channel 2 | | 0x23 | CHN | DMA channel 3 | | 0x24 | CHN | DMA channel 4 | | 0x25 | CHN | DMA channel 5 | | 0x26 | CHN | DMA channel 6 | | 0x27 | CHN | DMA channel 7 | | 0x28 | CHN | DMA channel 8 | | 0x29 | CHN | DMA channel 9 | | 0x2A | CHN | DMA channel 10 | | 0x2B | CHN | DMA channel 11 | | 0x2C | CHN | DMA channel 12 | | 0x2D | CHN | DMA channel 13 | | Value | Name | Description | |-------|------|----------------| | 0x2E | CHN | DMA channel 14 | | 0x2F | CHN | DMA channel 15 | | 0x30 | CHN | DMA channel 16 | | 0x31 | CHN | DMA channel 17 | | 0x32 | CHN | DMA channel 18 | | 0x33 | CHN | DMA channel 19 | | 0x34 | CHN | DMA channel 20 | | 0x35 | CHN | DMA channel 21 | | 0x36 | CHN | DMA channel 22 | | 0x37 | CHN | DMA channel 23 | | 0x38 | CHN | DMA channel 24 | | 0x39 | CHN | DMA channel 25 | | 0x3A | CHN | DMA channel 26 | | 0x3B | CHN | DMA channel 27 | | 0x3C | CHN | DMA channel 28 | | 0x3D | CHN | DMA channel 29 | | 0x3E | CHN | DMA channel 30 | | 0x3F | CHN | DMA channel 31 | # Bits 3:2 - CRCPOLY[1:0]: CRC Polynomial Type These bits define the size of the data transfer for each bus access when the CRC is used with I/O interface, as shown in the table below. | Value | Name | Description | |---------|-------|--------------------| | 0x0 | CRC16 | CRC-16 (CRC-CCITT) | | 0x1 | CRC32 | CRC32 (IEEE 802.3) | | 0x2-0x3 | | Reserved | # Bits 1:0 - CRCBEATSIZE[1:0]: CRC Beat Size These bits define the size of the data transfer for each bus access when the CRC is used with I/O interface. | Value | Name | Description | |-------|-------|---------------------| | 0x0 | BYTE | 8-bit bus transfer | | 0x1 | HWORD | 16-bit bus transfer | | 0x2 | WORD | 32-bit bus transfer | | 0x3 | | Reserved | ## 20.8.3 CRC Data Input Name: CRCDATAIN Offset: 0x04 **Reset:** 0x00000000 Property: PAC Write-Protection | _ | | | | | | | | | | |--------|------------------|-----|-----|---------|------------|-----|-----|-----|--| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | CRCDATAIN[31:24] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | CRCDATA | AIN[23:16] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | CRCDAT | AIN[15:8] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | CRCDATAIN[7:0] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | ## Bits 31:0 - CRCDATAIN[31:0]: CRC Data Input These bits store the data for which the CRC checksum is computed. After the CRCDATAIN register has been written, the number of cycles for the new CRC checksum to be ready is dependent of the configuration of the CRC Beat Size bit group in the CRC Control register(CRCCTRL.CRCBEATSIZE). Each byte needs one clock cycle to be calculated. ## 20.8.4 CRC Checksum The CRCCHKSUM represents the 16- or 32-bit checksum value and the generated CRC. Name: CRCCHKSUM Offset: 0x08 **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|------------------|-----|-----|---------|------------|-----|-----|-----|--| | | CRCCHKSUM[31:24] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | CRCCHKS | SUM[23:16] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | CRCCHKSUM[15:8] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------------|-----|-----|-----|-----|-----|-----|-----| | | CRCCHKSUM[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:0 - CRCCHKSUM[31:0]: CRC Checksum These bits store the generated CRC result. When CRC-16 is enabled, the 16 msb will always read '0'. These bits should only be read when CRC Module Busy bit in the CRC Status register CRCSTATUS.BUSY=0. If CRC-16 is selected and CRCSTATUS.BUSY=0 (CRC generation is completed), this bit group will contain a valid checksum. If CRC-32 is selected and CRCSTATUS.BUSY=0 (CRC generation is completed), this bit group will contain a valid *reversed* checksum, i.e.: bit 31 is swapped with bit 0, bit 30 with bit 1, etc. #### 20.8.5 CRC Status Name: CRCSTATUS **Offset:** 0x0C **Reset:** 0x00 Property: PAC Write-Protection #### Bit 1 - CRCZERO: CRC Zero This bit is cleared when a new CRC source is selected. This bit is set when the CRC generation is complete and the CRC Checksum is zero. When running CRC-32 and appending the checksum at the end of the packet (as little endian), the final checksum should be 0x2144df1c, and not zero. However, if the checksum is complemented before it is appended (as little endian) to the data, the final result in the checksum register will be zero. See the description of CRCCHKSUM to read out different versions of the checksum. ## Bit 0 - CRCBUSY: CRC Module Busy This flag is cleared by writing a one to it when used with I/O interface. When used with a DMA channel, the bit is set when the corresponding DMA channel is enabled, and cleared when the corresponding DMA channel is disabled. This register bit cannot be cleared by the application when the CRC is used with a DMA channel. This bit is set when a source configuration is selected and as long as the source is using the CRC module. #### 20.8.6 Debug Control Name: DBGCTRL Offset: 0x0D Reset: 0x00 ## Property: PAC Write-Protection ## Bit 0 - DBGRUN: Debug Run This bit is not reset by a software reset. This bit controls the functionality when the CPU is halted by an external debugger. | Value | Description | |-------|-------------------------------------------------------------------------------------| | 0 | The DMAC is halted when the CPU is halted by an external debugger. | | 1 | The DMAC continues normal operation when the CPU is halted by an external debugger. | ## 20.8.7 Quality of Service Control Name: QOSCTRL Offset: 0x0E Reset: 0x2A Property: PAC Write-Protection # Bits 5:4 - DQOS[1:0]: Data Transfer Quality of Service These bits define the memory priority access during the data transfer operation. | DQOS[1:0] | Name | Description | |-----------|---------|-------------------------------------| | 0x0 | DISABLE | Background (no sensitive operation) | | 0x1 | LOW | Sensitive Bandwidth | | 0x2 | MEDIUM | Sensitive Latency | | 0x3 | HIGH | Critical Latency | # Bits 3:2 - FQOS[1:0]: Fetch Quality of Service These bits define the memory priority access during the fetch operation. | FQOS[1:0] | Name | Description | |-----------|---------|-------------------------------------| | 0x0 | DISABLE | Background (no sensitive operation) | | 0x1 | LOW | Sensitive Bandwidth | | 0x2 | MEDIUM | Sensitive Latency | | 0x3 | HIGH | Critical Latency | ## Bits 1:0 - WRBQOS[1:0]: Write-Back Quality of Service These bits define the memory priority access during the write-back operation. | WRBQOS[1:0] | Name | Description | |-------------|---------|-------------------------------------| | 0x0 | DISABLE | Background (no sensitive operation) | | 0x1 | LOW | Sensitive Bandwidth | | 0x2 | MEDIUM | Sensitive Latency | | 0x3 | HIGH | Critical Latency | ## 20.8.8 Software Trigger Control Name: SWTRIGCTRL Offset: 0x10 **Reset:** 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|---------|---------|---------|----------|----------|---------|---------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | SWTRIG11 | SWTRIG10 | SWTRIG9 | SWTRIG8 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SWTRIG7 | SWTRIG6 | SWTRIG5 | SWTRIG4 | SWTRIG3 | SWTRIG2 | SWTRIG1 | SWTRIG0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 11:0 – SWTRIGn: Channel n Software Trigger [n = 11..0] This bit is cleared when the Channel Pending bit in the Channel Status register (CHSTATUS.PEND) for the corresponding channel is either set, or by writing a '1' to it. This bit is set if CHSTATUS.PEND is already '1' when writing a '1' to that bit. Writing a '0' to this bit will clear the bit. Writing a '1' to this bit will generate a DMA software trigger on channel x, if CHSTATUS.PEND=0 for channel x. CHSTATUS.PEND will be set and SWTRIGn will remain cleared. ## 20.8.9 Priority Control 0 Name: PRICTRL0 Offset: 0x14 **Reset:** 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|----------|----|----|----|--------------|---------|----------|-----|--|--| | | RRLVLEN3 | | | | LVLPRI3[3:0] | | | | | | | Access | R/W | | | | R/W | R/W | R/W | R/W | | | | Reset | 0 | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | RRLVLEN2 | | | | | 0 0 0 0 | | | | | | Access | R/W | | | | R/W | R/W | R/W | R/W | | | | Reset | 0 | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | RRLVLEN1 | | | | | LVLPF | RI1[3:0] | | | | | Access | R/W | | | | R/W | R/W | R/W | R/W | | | | Reset | 0 | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RRLVLEN0 | | | | LVLPRI0[3:0] | | | | | | | Access | R/W | | | | R/W | R/W | R/W | R/W | | | | Reset | 0 | | | | 0 | 0 | 0 | 0 | | | ## Bit 31 - RRLVLEN3: Level 3 Round-Robin Arbitration Enable This bit controls which arbitration scheme is selected for DMA channels with priority level 3. For details on arbitration schemes, refer to Arbitration. | Value | Description | |-------|--------------------------------------------------------------------| | 0 | Static arbitration scheme for channels with level 3 priority. | | 1 | Round-robin arbitration scheme for channels with level 3 priority. | #### Bits 27:24 - LVLPRI3[3:0]: Level 3 Channel Priority Number When round-robin arbitration is enabled (PRICTRL0.RRLVLEN3=1) for priority level 3, this register holds the channel number of the last DMA channel being granted access as the active channel with priority level 3. When static arbitration is enabled (PRICTRL0.RRLVLEN3=0) for priority level 3, and the value of this bit group is non-zero, it will not affect the static priority scheme. This bit group is not reset when round-robin arbitration gets disabled (PRICTRL0.RRLVLEN3 written to '0'). ## Bit 23 - RRLVLEN2: Level 2 Round-Robin Arbitration Enable This bit controls which arbitration scheme is selected for DMA channels with priority level 2. For details on arbitration schemes, refer to Arbitration. | Value | Description | |-------|--------------------------------------------------------------------| | 0 | Static arbitration scheme for channels with level 2 priority. | | 1 | Round-robin arbitration scheme for channels with level 2 priority. | #### Bits 19:16 - LVLPRI2[3:0]: Level 2 Channel Priority Number When round-robin arbitration is enabled (PRICTRL0.RRLVLEN2=1) for priority level 2, this register holds the channel number of the last DMA channel being granted access as the active channel with priority level 2. When static arbitration is enabled (PRICTRL0.RRLVLEN2=0) for priority level 2, and the value of this bit group is non-zero, it will not affect the static priority scheme. This bit group is not reset when round-robin arbitration gets disabled (PRICTRL0.RRLVLEN2 written to '0'). #### Bit 15 - RRLVLEN1: Level 1 Round-Robin Scheduling Enable For details on arbitration schemes, refer to Arbitration. | 1 | <b>√</b> alue | Description | |---|---------------|--------------------------------------------------------------------| | ( | ) | Static arbitration scheme for channels with level 1 priority. | | • | 1 | Round-robin arbitration scheme for channels with level 1 priority. | #### Bits 11:8 - LVLPRI1[3:0]: Level 1 Channel Priority Number When round-robin arbitration is enabled (PRICTRL0.RRLVLEN1=1) for priority level 1, this register holds the channel number of the last DMA channel being granted access as the active channel with priority level 1. When static arbitration is enabled (PRICTRL0.RRLVLEN1=0) for priority level 1, and the value of this bit group is non-zero, it will not affect the static priority scheme. This bit group is not reset when round-robin arbitration gets disabled (PRICTRL0.RRLVLEN1 written to '0'). ## Bit 7 - RRLVLEN0: Level 0 Round-Robin Scheduling Enable For details on arbitration schemes, refer to Arbitration. | Value | Description | |-------|--------------------------------------------------------------------| | 0 | Static arbitration scheme for channels with level 0 priority. | | 1 | Round-robin arbitration scheme for channels with level 0 priority. | #### Bits 3:0 - LVLPRI0[3:0]: Level 0 Channel Priority Number When round-robin arbitration is enabled (PRICTRL0.RRLVLEN0=1) for priority level 0, this register holds the channel number of the last DMA channel being granted access as the active channel with priority level 0. When static arbitration is enabled (PRICTRL0.RRLVLEN0=0) for priority level 0, and the value of this bit group is non-zero, it will not affect the static priority scheme. This bit group is not reset when round-robin arbitration gets disabled (PRICTRL0.RRLVLEN0 written to '0'). #### 20.8.10 Interrupt Pending This register allows the user to identify the lowest DMA channel with pending interrupt. Name: INTPEND Offset: 0x20 Reset: 0x0000 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------|------|------|----|-----|------|-------|------| | | PEND | BUSY | FERR | | | SUSP | TCMPL | TERR | | Access | R | R | R | | | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | ID[; | 3:0] | | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | #### Bit 15 - PEND: Pending This bit will read '1' when the channel selected by Channel ID field (ID) is pending. #### Bit 14 - BUSY: Busy This bit will read '1' when the channel selected by Channel ID field (ID) is busy. #### Bit 13 - FERR: Fetch Error This bit will read '1' when the channel selected by Channel ID field (ID) fetched an invalid descriptor. # Bit 10 - SUSP: Channel Suspend This bit will read '1' when the channel selected by Channel ID field (ID) has pending Suspend interrupt. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Channel ID (ID) Suspend interrupt flag. #### Bit 9 - TCMPL: Transfer Complete This bit will read '1' when the channel selected by Channel ID field (ID) has pending Transfer Complete interrupt. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Channel ID (ID) Transfer Complete interrupt flag. ## Bit 8 - TERR: Transfer Error This bit is read one when the channel selected by Channel ID field (ID) has pending Transfer Error interrupt. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Channel ID (ID) Transfer Error interrupt flag. #### Bits 3:0 - ID[3:0]: Channel ID These bits store the lowest channel number with pending interrupts. The number is valid if Suspend (SUSP), Transfer Complete (TCMPL) or Transfer Error (TERR) bits are set. The Channel ID field is refreshed when a new channel (with channel number less than the current one) with pending interrupts is detected, or when the application clears the corresponding channel interrupt sources. When no pending channels interrupts are available, these bits will always return zero value when read. When the bits are written, indirect access to the corresponding Channel Interrupt Flag register is enabled. #### 20.8.11 Interrupt Status Name: **INTSTATUS** Offset: 0x24 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|--------|--------|--------|---------|---------|--------|--------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | CHINT11 | CHINT10 | CHINT9 | CHINT8 | | Access | | | | | R | R | R | R | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CHINT7 | CHINT6 | CHINT5 | CHINT4 | CHINT3 | CHINT2 | CHINT1 | CHINT0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 11:0 - CHINTn: Channel n Pending Interrupt [n=11..0] This bit is set when Channel n has a pending interrupt/the interrupt request is received. This bit is cleared when the corresponding Channel n interrupts are disabled or the interrupts sources are cleared. # 20.8.12 Busy Channels Reset: Property: - 0x00000000 Name: BUSYCH Offset: 0x28 0x00000000 Reset: Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|----|----|----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | Access Reset | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------|-------------------|-------------------------|---------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | BUSYCH11 | BUSYCH10 | BUSYCH9 | BUSYCH8 | | | | | | R | R | R | R | | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BUSYCH7 | BUSYCH6 | BUSYCH5 | BUSYCH4 | BUSYCH3 | BUSYCH2 | BUSYCH1 | BUSYCH0 | | R | R | R | R | R | R | R | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7<br>BUSYCH7<br>R | 7 6 BUSYCH7 BUSYCH6 R R | 7 6 5 BUSYCH7 BUSYCH6 BUSYCH5 R R R | 7 6 5 4 BUSYCH7 BUSYCH6 BUSYCH5 BUSYCH4 R R R R | 7 6 5 4 3 BUSYCH7 BUSYCH6 BUSYCH5 BUSYCH4 BUSYCH3 R R R R R | 7 6 5 4 3 2 BUSYCH7 BUSYCH6 BUSYCH5 BUSYCH4 BUSYCH3 BUSYCH2 R R R R R R | R R R R 0 0 0 0 7 6 5 4 3 2 1 BUSYCH7 BUSYCH6 BUSYCH5 BUSYCH4 BUSYCH3 BUSYCH2 BUSYCH1 R R R R R R R | ## Bits 11:0 - BUSYCHn: Busy Channel n [x=11..0] This bit is cleared when the channel trigger action for DMA channel n is complete, when a bus error for DMA channel n is detected, or when DMA channel n is disabled. This bit is set when DMA channel n starts a DMA transfer. ## 20.8.13 Pending Channels Name: PENDCH Offset: 0x2C **Reset**: 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|---------|---------|---------|----------|----------|---------|---------------------------------------| | | | | | | | | | | | Access | | | | | | | | · · · · · · · · · · · · · · · · · · · | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | PENDCH11 | PENDCH10 | PENDCH9 | PENDCH8 | | Access | | | | | R | R | R | R | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PENDCH7 | PENDCH6 | PENDCH5 | PENDCH4 | PENDCH3 | PENDCH2 | PENDCH1 | PENDCH0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 - PENDCHn: Pending Channel n [n=11..0] This bit is cleared when trigger execution defined by channel trigger action settings for DMA channel n is started, when a bus error for DMA channel n is detected or when DMA channel n is disabled. For details on trigger action settings, refer to CHCTRLB.TRIGACT. This bit is set when a transfer is pending on DMA channel n. #### 20.8.14 Active Channel and Levels Name: ACTIVE Offset: 0x30 **Reset**: 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-------|----|----|------|---------|---------|--------|--------| | | | | | BTCN | T[15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | BTCN | NT[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | ABUSY | | | | | ID[4:0] | | | | Access | R | | | R | R | R | R | R | | Reset | 0 | | | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | LVLEX3 | LVLEX2 | LVLEX1 | LVLEX0 | | Access | | | | | R | R | R | R | | Reset | | | | | 0 | 0 | 0 | 0 | #### Bits 31:16 - BTCNT[15:0]: Active Channel Block Transfer Count These bits hold the 16-bit block transfer count of the ongoing transfer. This value is stored in the active channel and written back in the corresponding Write-Back channel memory location when the arbiter grants a new channel access. The value is valid only when the active channel active busy flag (ABUSY) is set. #### Bit 15 - ABUSY: Active Channel Busy This bit is cleared when the active transfer count is written back in the write-back memory section. This bit is set when the next descriptor transfer count is read from the write-back memory section. ## Bits 12:8 - ID[4:0]: Active Channel ID These bits hold the channel index currently stored in the active channel registers. The value is updated each time the arbiter grants a new channel transfer access request. ## Bits 3,2,1,0 – LVLEXx: Level x Channel Trigger Request Executing [x=3..0] This bit is set when a level-x channel trigger request is executing or pending. This bit is cleared when no request is pending or being executed. ## 20.8.15 Descriptor Memory Section Base Address Name: BASEADDR Offset: 0x34 **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|--------|-----------|-----|-----|-----| | | | | | BASEAD | DR[31:24] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | BASEAD | DR[23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | BASEAD | DR[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | BASEA | DDR[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 31:0 - BASEADDR[31:0]: Descriptor Memory Base Address These bits store the Descriptor memory section base address. The value must be 128-bit aligned. # 20.8.16 Write-Back Memory Section Base Address Name: WRBADDR Offset: 0x38 **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|--------|-----------|-----|-----|-----| | | | | | WRBADI | DR[31:24] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | WRBADI | DR[23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | WRBAD | DR[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------------|-----|-----|-----|-----|-----|-----|-----| | | WRBADDR[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 31:0 - WRBADDR[31:0]: Write-Back Memory Base Address These bits store the Write-Back memory base address. The value must be 128-bit aligned. #### 20.8.17 Channel ID Name: CHID Offset: 0x3F Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----|------|------|-----| | | | | | | | ID[: | 3:0] | | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | #### Bits 3:0 - ID[3:0]: Channel ID These bits define the channel number that will be affected by the channel registers (CH\*). Before reading or writing a channel register, the channel ID bit group must be written first. #### 20.8.18 Channel Control A This register affects the DMA channel that is selected in the Channel ID register (CHID.ID). Name: CHCTRLA Offset: 0x40 Reset: 0x00 Property: PAC Write-Protection, Enable-Protected #### Bit 1 - ENABLE: Channel Enable Writing a '0' to this bit during an ongoing transfer, the bit will not be cleared until the internal data transfer buffer is empty and the DMA transfer is aborted. The internal data transfer buffer will be empty once the ongoing burst transfer is completed. Writing a '1' to this bit will enable the DMA channel. This bit is not enable-protected. | Value | Description | |-------|--------------------------| | 0 | DMA channel is disabled. | | 1 | DMA channel is enabled. | ## Bit 0 - SWRST: Channel Software Reset Writing a '0' to this bit has no effect. Writing a '1' to this bit resets the channel registers to their initial state. The bit can be set when the channel is disabled (ENABLE=0). Writing a '1' to this bit will be ignored as long as ENABLE=1. This bit is automatically cleared when the reset is completed. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | The reset operation is ongoing. | #### 20.8.19 Channel Control B This register affects the DMA channel that is selected in the Channel ID register (CHID.ID). Name: CHCTRLB Offset: 0x44 **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-------|---------|-------|------|-------|---------|------------|-------| | | | | | | | | CMD | [1:0] | | Access | | | | | | | R/W | R/W | | Reset | | | | | | | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | TRIGA | CT[1:0] | | | | | | | | Access | R/W | R/W | | | | | | | | Reset | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | TRIGS | RC[5:0] | | | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | LVL | [1:0] | EVOE | EVIE | | EVACT[2:0] | | | Access | | R/W | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | ## Bits 25:24 - CMD[1:0]: Software Command These bits define the software commands. Refer to Channel Suspend and Channel Resume and Next Suspend Skip. These bits are not enable-protected. | CMD[1:0] Name | | Description | |---------------|---------|---------------------------| | 0x0 | NOACT | No action | | 0x1 | SUSPEND | Channel suspend operation | | CMD[1:0] Name | | Description | |---------------|--------|--------------------------| | 0x2 | RESUME | Channel resume operation | | 0x3 | - | Reserved | # Bits 23:22 – TRIGACT[1:0]: Trigger Action These bits define the trigger action used for a transfer. | TRIGACT[1:0] | Name | Description | |--------------|-------------|----------------------------------------------| | 0x0 | BLOCK | One trigger required for each block transfer | | 0x1 | - | Reserved | | 0x2 | BEAT | One trigger required for each beat transfer | | 0x3 | TRANSACTION | One trigger required for each transaction | # Bits 13:8 - TRIGSRC[5:0]: Trigger Source These bits define the peripheral trigger which is source of the transfer. For details on trigger selection and trigger modes, refer to Transfer Triggers and Actions and CHCTRLB.TRIGACT. | Value | Name | Description | |-------|------------|------------------------------| | 0x00 | DISABLE | Only software/event triggers | | 0x01 | SERCOM0 RX | SERCOM0 RX Trigger | | 0x02 | SERCOM0 TX | SERCOM0 TX Trigger | | 0x03 | SERCOM1 RX | SERCOM1 RX Trigger | | 0x04 | SERCOM1 TX | SERCOM1 TX Trigger | | 0x05 | SERCOM2 RX | SERCOM2 RX Trigger | | 0x06 | SERCOM2 TX | SERCOM2 TX Trigger | | 0x07 | SERCOM3 RX | SERCOM3 RX Trigger | | 0x08 | SERCOM3 TX | SERCOM3 TX Trigger | | 0x09 | SERCOM4 RX | SERCOM4 RX Trigger | | 0x0A | SERCOM4 TX | SERCOM4 TX Trigger | | 0x0B | TCC0 OVF | TCC0 Overflow Trigger | | 0x0C | TCC0 MC0 | TCC0 Match/Compare 0 Trigger | | 0x0D | TCC0 MC1 | TCC0 Match/Compare 1 Trigger | | 0x0E | TCC0 MC2 | TCC0 Match/Compare 2 Trigger | | 0x0F | TCC0 MC3 | TCC0 Match/Compare 3 Trigger | | 0x10 | TCC1 OVF | TCC1 Overflow Trigger | | 0x11 | TCC1 MC0 | TCC1 Match/Compare 0 Trigger | | 0x12 | TCC1 MC1 | TCC1 Match/Compare 1 Trigger | | 0x13 | TCC2 OVF | TCC2 Overflow Trigger | | 0x14 | TCC2 MC0 | TCC2 Match/Compare 0 Trigger | | 0x15 | TCC2 MC1 | TCC2 Match/Compare 1 Trigger | | 0x16 | TC0 OVF | TC0 Overflow Trigger | | 0x17 | TC0 MC0 | TC0 Match/Compare 0 Trigger | | 0x18 | TC0 MC1 | TC0 Match/Compare 1 Trigger | | 0x19 | TC1 OVF | TC1 Overflow Trigger | | 0x1A | TC1 MC0 | TC1 Match/Compare 0 Trigger | | 0x1B | TC1 MC1 | TC1 Match/Compare 1 Trigger | | Value | Name | Description | |--------|------------|-----------------------------| | 0x1C | TC2 OVF | TC2 Overflow Trigger | | 0x1D | TC2 MC0 | TC2 Match/Compare 0 Trigger | | 0x1E | TC2 MC1 | TC2 Match/Compare 1 Trigger | | 0x1F | TC3 OVF | TC3 Overflow Trigger | | 0x20 | TC3 MC0 | TC3 Match/Compare 0 Trigger | | 0x21 | TC3 MC1 | TC3 Match/Compare 1 Trigger | | 0x22 | TC4 OVF | TC4 Overflow Trigger | | 0x23 | TC4 MC0 | TC4 Match/Compare 0 Trigger | | 0x24 | TC4 MC1 | TC4 Match/Compare 1 Trigger | | 0x25 | ADC RESRDY | ADC Result Ready Trigger | | 0x26 | DAC0 EMPTY | DAC0 Empty Trigger | | 0x27 | DAC1 EMPTY | DAC1 Empty Trigger | | 0x28 - | - | Reserved | | 0x2B | | | | 0x2C | AES WR | AES Write Trigger | | 0x2D | AES RD | AES Read Trigger | ## Bits 6:5 – LVL[1:0]: Channel Arbitration Level These bits define the arbitration level used for the DMA channel, where a high level has priority over a low level. For further details on arbitration schemes, refer to Arbitration. These bits are not enable-protected. | TRIGACT[1:0] | Name | Description | |--------------|------|--------------------------| | 0x0 | LVL0 | Channel Priority Level 0 | | 0x1 | LVL1 | Channel Priority Level 1 | | 0x2 | LVL2 | Channel Priority Level 2 | | 0x3 | LVL3 | Channel Priority Level 3 | #### Bit 4 - EVOE: Channel Event Output Enable This bit indicates if the Channel event generation is enabled. The event will be generated for every condition defined in the descriptor Event Output Selection (BTCTRL.EVOSEL). This bit is available only for the least significant DMA channels. Refer to table: *User Multiplexer Selection* and *Event Generator Selection* of the Event System for details. | Value | Description | |-------|---------------------------------------| | 0 | Channel event generation is disabled. | | 1 | Channel event generation is enabled. | # Bit 3 – EVIE: Channel Event Input Enable This bit is available only for the least significant DMA channels. Refer to table: *User Multiplexer Selection* and *Event Generator Selection* of the Event System for details. | Value | Description | |-------|------------------------------------------------------------------| | 0 | Channel event action will not be executed on any incoming event. | | 1 | Channel event action will be executed on any incoming event. | #### Bits 2:0 - EVACT[2:0]: Event Input Action These bits define the event input action, as shown below. The action is executed only if the corresponding EVIE bit in CHCTRLB register of the channel is set. These bits are available only for the least significant DMA channels. Refer to table: *User Multiplexer Selection* and *Event Generator Selection* of the Event System for details. | EVACT[2:0] | Name | Description | |------------|---------|------------------------------------------------------------| | 0x0 | NOACT | No action | | 0x1 | TRIG | Normal Transfer and Conditional Transfer on Strobe trigger | | 0x2 | CTRIG | Conditional transfer trigger | | 0x3 | CBLOCK | Conditional block transfer | | 0x4 | SUSPEND | Channel suspend operation | | 0x5 | RESUME | Channel resume operation | | 0x6 | SSKIP | Skip next block suspend action | | 0x7 | - | Reserved | #### 20.8.20 Channel Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Channel Interrupt Enable Set (CHINTENSET) register. This register affects the DMA channel that is selected in the Channel ID register (CHID.ID). Name: CHINTENCLR **Offset:** 0x4C **Reset:** 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|------|-------|------| | | | | | | | SUSP | TCMPL | TERR | | Access | | • | • | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | #### Bit 2 - SUSP: Channel Suspend Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Channel Suspend Interrupt Enable bit, which disables the Channel Suspend interrupt. | Value | Description | |-------|--------------------------------------------| | 0 | The Channel Suspend interrupt is disabled. | | 1 | The Channel Suspend interrupt is enabled. | #### Bit 1 – TCMPL: Channel Transfer Complete Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Channel Transfer Complete Interrupt Enable bit, which disables the Channel Transfer Complete interrupt. | Value | Description | |-------|--------------------------------------------------------------------------------------------| | 0 | The Channel Transfer Complete interrupt is disabled. When block action is set to none, the | | | TCMPL flag will not be set when a block transfer is completed. | | 1 | The Channel Transfer Complete interrupt is enabled. | #### Bit 0 - TERR: Channel Transfer Error Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Channel Transfer Error Interrupt Enable bit, which disables the Channel Transfer Error interrupt. | Value | Description | |-------|---------------------------------------------------| | 0 | The Channel Transfer Error interrupt is disabled. | | 1 | The Channel Transfer Error interrupt is enabled. | #### 20.8.21 Channel Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Channel Interrupt Enable Clear (CHINTENCLR) register. This register affects the DMA channel that is selected in the Channel ID register (CHID.ID). Name: CHINTENSET **Offset:** 0x4D **Reset:** 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|------|-------|------| | | | | | | | SUSP | TCMPL | TERR | | Access | | | | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | ## Bit 2 - SUSP: Channel Suspend Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Channel Suspend Interrupt Enable bit, which enables the Channel Suspend interrupt. | Value | Description | |-------|--------------------------------------------| | 0 | The Channel Suspend interrupt is disabled. | | 1 | The Channel Suspend interrupt is enabled. | ## Bit 1 – TCMPL: Channel Transfer Complete Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Channel Transfer Complete Interrupt Enable bit, which enables the Channel Transfer Complete interrupt. | Value | Description | |-------|------------------------------------------------------| | 0 | The Channel Transfer Complete interrupt is disabled. | | 1 | The Channel Transfer Complete interrupt is enabled. | #### Bit 0 - TERR: Channel Transfer Error Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Channel Transfer Error Interrupt Enable bit, which enables the Channel Transfer Error interrupt. | Value | Description | |-------|---------------------------------------------------| | 0 | The Channel Transfer Error interrupt is disabled. | | 1 | The Channel Transfer Error interrupt is enabled. | # 20.8.22 Channel Interrupt Flag Status and Clear This register affects the DMA channel that is selected in the Channel ID register (CHID.ID). Name: CHINTFLAG Offset: 0x4E Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|------|-------|------| | | | | | | | SUSP | TCMPL | TERR | | Access | | | | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | #### Bit 2 - SUSP: Channel Suspend This flag is cleared by writing a '1' to it. This flag is set when a block transfer with suspend block action is completed, when a software suspend command is executed, when a suspend event is received or when an invalid descriptor is fetched by the DMA. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Channel Suspend interrupt flag for the corresponding channel. For details on available software commands, refer to CHCTRLB.CMD. For details on available event input actions, refer to CHCTRLB.EVACT. For details on available block actions, refer to BTCTRL.BLOCKACT. ## Bit 1 - TCMPL: Channel Transfer Complete This flag is cleared by writing a '1' to it. This flag is set when a block transfer is completed and the corresponding interrupt block action is enabled. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Transfer Complete interrupt flag for the corresponding channel. #### Bit 0 - TERR: Channel Transfer Error This flag is cleared by writing a '1' to it. This flag is set when a bus error is detected during a beat transfer or when the DMAC fetches an invalid descriptor. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Transfer Error interrupt flag for the corresponding channel. #### 20.8.23 Channel Status This register affects the DMA channel that is selected in the Channel ID register (CHID.ID). Name: CHSTATUS Offset: 0x4F Reset: 0x00 Property: - ## Bit 2 - FERR: Channel Fetch Error This bit is cleared when a software resume command is executed. This bit is set when an invalid descriptor is fetched. ## Bit 1 - BUSY: Channel Busy This bit is cleared when the channel trigger action is completed, when a bus error is detected or when the channel is disabled. This bit is set when the DMA channel starts a DMA transfer. ## Bit 0 - PEND: Channel Pending This bit is cleared when the channel trigger action is started, when a bus error is detected or when the channel is disabled. For details on trigger action settings, refer to CHCTRLB.TRIGACT. This bit is set when a transfer is pending on the DMA channel, as soon as the transfer request is received. # 20.9 Register Summary - SRAM | Offset | Name | Bit Pos. | | | | | | | | | |--------|----------|----------|----------------|-----------------|---------|-----------|----------|---------|------------|--| | 0x00 | 7:0 | | | | BLOCK | ACT[1:0] | EVOSE | EL[1:0] | VALID | | | 0x01 | BTCTRL | 15:8 | STEPSIZE[2:0] | STE | EPSEL | DSTINC | SRCINC | BEA | TSIZE[1:0] | | | 0x02 | BTCNT | 7:0 | | BTCNT[7:0] | | | | | | | | 0x03 | BICNI | 15:8 | | | BTCN | T[15:8] | | | | | | 0x04 | | 7:0 | | | SRCAD | DR[7:0] | | | | | | 0x05 | CDCADDD | 15:8 | | SRCADDR[15:8] | | | | | | | | 0x06 | SRCADDR | 23:16 | | SRCADDR[23:16] | | | | | | | | 0x07 | | 31:24 | | SRCADDR[31:24] | | | | | | | | 0x08 | | 7:0 | | | DSTAD | DR[7:0] | | | | | | 0x09 | | DOTADDD | 15:8 | | | DSTADE | DR[15:8] | | | | | 0x0A | DSTADDR | 23:16 | | | DSTADD | R[23:16] | | | | | | 0x0B | | 31:24 | DSTADDR[31:24] | | | | | | | | | 0x0C | | 7:0 | | | DESCA | DDR[7:0] | | | | | | 0x0D | DESCADDR | 15:8 | | 1 | DESCAD | DR[15:8] | | | | | | 0x0E | | 23:16 | | DESCADDR[23:16] | | | | | | | | 0x0F | | 31:24 | | Γ | DESCADI | DR[31:24] | | | | | # 20.10 Register Description - SRAM Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC write-protection is denoted by the "PAC Write-Protection" property in each individual register description. For details, refer to Register Access Protection. Some registers are enable-protected, meaning they can only be written when the peripheral is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. #### 20.10.1 Block Transfer Control The BTCTRL register offset is relative to (BASEADDR or WRBADDR) + Channel Number \* 0x10 Name: BTCTRL Offset: 0x00 Reset: Property: - Access Reset | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|-------|----------|------|---------|-------| | | | | | BLOCK | ACT[1:0] | EVOS | EL[1:0] | VALID | Access Reset ## Bits 15:13 - STEPSIZE[2:0]: Address Increment Step Size These bits select the address increment step size. The setting apply to source or destination address, depending on STEPSEL setting. | STEPSIZE[2:0] | Name | Description | |---------------|------|---------------------------------------| | 0x0 | X1 | Next ADDR = ADDR + (BEATSIZE+1) * 1 | | 0x1 | X2 | Next ADDR = ADDR + (BEATSIZE+1) * 2 | | 0x2 | X4 | Next ADDR = ADDR + (BEATSIZE+1) * 4 | | 0x3 | X8 | Next ADDR = ADDR + (BEATSIZE+1) * 8 | | 0x4 | X16 | Next ADDR = ADDR + (BEATSIZE+1) * 16 | | 0x5 | X32 | Next ADDR = ADDR + (BEATSIZE+1) * 32 | | 0x6 | X64 | Next ADDR = ADDR + (BEATSIZE+1) * 64 | | 0x7 | X128 | Next ADDR = ADDR + (BEATSIZE+1) * 128 | ## Bit 12 - STEPSEL: Step Selection This bit selects if source or destination addresses are using the step size settings. | STEPSEL | Name | Description | |---------|------|-----------------------------------------------------| | 0x0 | DST | Step size settings apply to the destination address | | 0x1 | SRC | Step size settings apply to the source address | #### Bit 11 - DSTINC: Destination Address Increment Enable Writing a '0' to this bit will disable the destination address incrementation. The address will be kept fixed during the data transfer. Writing a '1' to this bit will enable the destination address incrementation. By default, the destination address is incremented by 1. If the STEPSEL bit is cleared, flexible step-size settings are available in the STEPSIZE register. | Value | Description | |-------|------------------------------------------------| | 0 | The Destination Address Increment is disabled. | | 1 | The Destination Address Increment is enabled. | #### Bit 10 - SRCINC: Source Address Increment Enable Writing a '0' to this bit will disable the source address incrementation. The address will be kept fixed during the data transfer. Writing a '1' to this bit will enable the source address incrementation. By default, the source address is incremented by 1. If the STEPSEL bit is set, flexible step-size settings are available in the STEPSIZE register. | Value | Description | |-------|-------------------------------------------| | 0 | The Source Address Increment is disabled. | | 1 | The Source Address Increment is enabled. | ## Bits 9:8 - BEATSIZE[1:0]: Beat Size These bits define the size of one beat. A beat is the size of one data transfer bus access, and the setting apply to both read and write accesses. | BEATSIZE[1:0] | Name | Description | |---------------|-------|---------------------| | 0x0 | BYTE | 8-bit bus transfer | | 0x1 | HWORD | 16-bit bus transfer | | 0x2 | WORD | 32-bit bus transfer | | 0x3 | | Reserved | #### Bits 4:3 – BLOCKACT[1:0]: Block Action These bits define what actions the DMAC should take after a block transfer has completed. | BLOCKACT[1:0] | Name | Description | |---------------|---------|--------------------------------------------------------------------------------------------------| | 0x0 | NOACT | Channel will be disabled if it is the last block transfer in the transaction | | 0x1 | INT | Channel will be disabled if it is the last block transfer in the transaction and block interrupt | | 0x2 | SUSPEND | Channel suspend operation is completed | | 0x3 | вотн | Both channel suspend operation and block interrupt | ## Bits 2:1 - EVOSEL[1:0]: Event Output Selection These bits define the event output selection. | EVOSEL[1:0] | Name | Description | |-------------|---------|-------------------------------------------| | 0x0 | DISABLE | Event generation disabled | | 0x1 | BLOCK | Event strobe when block transfer complete | | 0x2 | | Reserved | | 0x3 | BEAT | Event strobe when beat transfer complete | # Bit 0 - VALID: Descriptor Valid Writing a '0' to this bit in the Descriptor or Write-Back memory will suspend the DMA channel operation when fetching the corresponding descriptor. The bit is automatically cleared in the Write-Back memory section when channel is aborted, when an error is detected during the block transfer, or when the block transfer is completed. | Value | Description | |-------|------------------------------| | 0 | The descriptor is not valid. | | 1 | The descriptor is valid. | ## 20.10.2 Block Transfer Count The BTCNT register offset is relative to (BASEADDR or WRBADDR) + Channel Number \* 0x10 | | Name:<br>Offset:<br>Reset:<br>Property | BTCNT<br>0x02<br>-<br>:- | | | | | | | |--------|----------------------------------------|--------------------------|----|------|---------|----|---|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | BTCN | T[15:8] | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | • | BTCN | NT[7:0] | | | | | | | | | | | | | | Access Reset ## Bits 15:0 - BTCNT[15:0]: Block Transfer Count This bit group holds the 16-bit block transfer count. During a transfer, the internal counter value is decremented by one after each beat transfer. The internal counter is written to the corresponding write-back memory section for the DMA channel when the DMA channel loses priority, is suspended or gets disabled. The DMA channel can be disabled by a complete transfer, a transfer error or by software. #### 20.10.3 Block Transfer Source Address The SRCADDR register offset is relative to (BASEADDR or WRBADDR) + Channel Number \* 0x10 Name: SRCADDR Offset: 0x04 Reset: - Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|--------|-----------|----|----|----| | | | | | SRCADE | DR[31:24] | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | SRCADE | DR[23:16] | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | SRCADI | DR[15:8] | | | | | | | | | | | | | | Access Reset © 2017 Microchip Technology Inc. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|-------|---------|---|---|---| | | | | | SRCAD | DR[7:0] | | | | Access Reset ## Bits 31:0 - SRCADDR[31:0]: Transfer Source Address This bit group holds the source address corresponding to the last beat transfer address in the block transfer. #### 20.10.4 Block Transfer Destination Address The DSTADDR register offset is relative to (BASEADDR or WRBADDR) + Channel Number \* 0x10 Name: DSTADDR Offset: 0x08 Reset: Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------------|----|----|--------|----------|----|----|----| | | DSTADDR[31:24] | | | | | | | | | Access | | | | | | | | _ | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | DSTADDR[23:16] | | | | | | | | | Access | | | | | | | | _ | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DSTADI | DR[15:8] | | | | | Access | | | | | | | | _ | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DSTAD | DR[7:0] | | | | # Bits 31:0 - DSTADDR[31:0]: Transfer Destination Address This bit group holds the destination address corresponding to the last beat transfer address in the block transfer. ## 20.10.5 Next Descriptor Address Access Reset The DESCADDR register offset is relative to (BASEADDR or WRBADDR) + Channel Number \* 0x10 Name: DESCADDR Offset: 0x0C Reset: -Property: - | -<br>Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----------|----|----|----|--------|-----------|----|----|----| | | | | , | DESCAD | DR[31:24] | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DESCAD | DR[23:16] | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DESCAD | DR[15:8] | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DESCA | DDR[7:0] | | | | | Access | | | | | | | | | Access Reset # Bits 31:0 - DESCADDR[31:0]: Next Descriptor Address This bit group holds the SRAM address of the next descriptor. The value must be 128-bit aligned. If the value of this SRAM register is 0x00000000, the transaction will be terminated when the DMAC tries to load the next transfer descriptor. # 21. EIC – External Interrupt Controller ## 21.1 Overview The External Interrupt Controller (EIC) allows external pins to be configured as interrupt lines. Each interrupt line can be individually masked and can generate an interrupt on rising, falling, or both edges, or on high or low levels. Each external pin has a configurable filter to remove spikes. Each external pin can also be configured to be asynchronous in order to wake up the device from sleep modes where all clocks have been disabled. External pins can also generate an event. A separate non-maskable interrupt (NMI) is also supported. It has properties similar to the other external interrupts, but is connected to the NMI request of the CPU, enabling it to interrupt any other interrupt mode. ## 21.2 Features - Up to 16 external pins, plus one non-maskable pin - Dedicated, individually maskable interrupt for each pin - Interrupt on rising, falling, or both edges - Interrupt on high or low levels - · Asynchronous interrupts for sleep modes without clock - · Filtering of external pins - · Event generation # 21.3 Block Diagram Figure 21-1. EIC Block Diagram # 21.4 Signal Description | Signal Name | Туре | Description | |-------------|---------------|----------------------------| | EXTINT[150] | Digital Input | External interrupt pin | | NMI | Digital Input | Non-maskable interrupt pin | One signal can be mapped on several pins. #### Related Links I/O Multiplexing and Considerations # 21.5 Product Dependencies In order to use this EIC, other parts of the system must be configured correctly, as described below. #### 21.5.1 I/O Lines Using the EIC's I/O lines requires the I/O pins to be configured. #### Related Links PORT - I/O Pin Controller ## 21.5.2 Power Management All interrupts are available in all sleep modes, but the EIC can be configured to automatically mask some interrupts in order to prevent device wake-up. The EIC will continue to operate in any sleep mode where the selected source clock is running. The EIC's interrupts can be used to wake up the device from sleep modes. Events connected to the Event System can trigger other operations in the system without exiting sleep modes. #### **Related Links** PM – Power Manager #### 21.5.3 Clocks The EIC bus clock (CLK\_EIC\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_EIC\_APB can be found in the *Peripheral Clock Masking* section in PM – Power Manager. A generic clock (GCLK\_EIC) is required to clock the peripheral. This clock must be configured and enabled in the Generic Clock Controller before using the peripheral. Refer to GCLK – Generic Clock Controller. This generic clock is asynchronous to the user interface clock (CLK\_EIC\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to Synchronization for further details. #### **Related Links** Peripheral Clock Masking GCLK - Generic Clock Controller #### 21.5.4 DMA Not applicable. #### 21.5.5 Interrupts There are two interrupt request lines, one for the external interrupts (EXTINT) and one for non-maskable interrupt (NMI). The EXTINT interrupt request line is connected to the interrupt controller. Using the EIC interrupt requires the interrupt controller to be configured first. The NMI interrupt request line is also connected to the interrupt controller, but does not require the interrupt to be configured. #### **Related Links** Nested Vector Interrupt Controller ## 21.5.6 Events The events are connected to the Event System. Using the events requires the Event System to be configured first. #### **Related Links** EVSYS - Event System ## 21.5.7 Debug Operation When the CPU is halted in debug mode, the EIC continues normal operation. If the EIC is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. ## 21.5.8 Register Access Protection All registers with write-access can be write-protected optionally by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Flag Status and Clear register (INTFLAG) - Non-Maskable Interrupt Flag Status and Clear register (NMIFLAG) Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. PAC write-protection does not apply to accesses through an external debugger. #### **Related Links** PAC - Peripheral Access Controller ## 21.5.9 Analog Connections Not applicable. ## 21.6 Functional Description ## 21.6.1 Principle of Operation The EIC detects edge or level condition to generate interrupts to the CPU interrupt controller or events to the Event System. Each external interrupt pin (EXTINT) can be filtered using majority vote filtering, clocked by GCLK\_EIC #### 21.6.2 Basic Operation #### 21.6.2.1 Initialization The EIC must be initialized in the following order: - 1. Enable CLK EIC APB - 2. If edge detection or filtering is required, GCLK\_EIC must be enabled - 3. Write the EIC configuration registers (EVCTRL, WAKEUP, CONFIGy) - 4. Enable the EIC To use NMI, GCLK EIC must be enabled after EIC configuration (NMICTRL). #### 21.6.2.2 Enabling, Disabling and Resetting The EIC is enabled by writing a '1' the Enable bit in the Control register (CTRL.ENABLE). The EIC is disabled by writing CTRL.ENABLE to '0'. The EIC is reset by setting the Software Reset bit in the Control register (CTRL.SWRST). All registers in the EIC will be reset to their initial state, and the EIC will be disabled. Refer to the CTRL register description for details. ## 21.6.3 External Pin Processing Each external pin can be configured to generate an interrupt/event on edge detection (rising, falling or both edges) or level detection (high or low). The sense of external interrupt pins is configured by writing the Input Sense x bits in the Config n register (CONFIGn.SENSEx). The corresponding interrupt flag (INTFLAG.EXTINT[x]) in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition is met. When the interrupt flag has been cleared in edge-sensitive mode, INTFLAG.EXTINT[x] will only be set if a new interrupt condition is met. In level-sensitive mode, when interrupt has been cleared, INTFLAG.EXTINT[x] will be set immediately if the EXTINTx pin still matches the interrupt condition. Each external pin can be filtered by a majority vote filtering, clocked by GCLK\_EIC. Filtering is enabled if bit Filter Enable x in the Configuration n register (CONFIGn.FILTENx) is written to '1'. The majority vote filter samples the external pin three times with GCLK\_EIC and outputs the value when two or more samples are equal. Table 21-1. Majority Vote Filter | Samples [0, 1, 2] | Filter Output | |-------------------|---------------| | [0,0,0] | 0 | | [0,0,1] | 0 | | [0,1,0] | 0 | | [0,1,1] | 1 | | [1,0,0] | 0 | | [1,0,1] | 1 | | [1,1,0] | 1 | | [1,1,1] | 1 | When an external interrupt is configured for level detection, or if filtering is disabled, detection is made asynchronously, and GCLK\_EIC is not required. If filtering or edge detection is enabled, the EIC automatically requests the GCLK\_EIC to operate (GCLK\_EIC must be enabled in the GCLK module, see *GCLK – Generic Clock Controller* for details). If level detection is enabled, GCLK\_EIC is not required, but interrupt and events can still be generated. When an external interrupt is configured for level detection and when filtering is disabled, detection is done asynchronously. Asynchronuous detection does not require GCLK\_EIC, but interrupt and events can still be generated. If filtering or edge detection is enabled, the EIC automatically requests GCLK\_EIC to operate. GCLK\_EIC must be enabled in the GCLK module. Figure 21-2. Interrupt Detections The detection delay depends on the detection mode. Table 21-2. Interrupt Latency | Detection mode | Latency (worst case) | |----------------------|---------------------------------------------------| | Level without filter | Three CLK_EIC_APB periods | | Level with filter | Four GCLK_EIC periods + Three CLK_EIC_APB periods | | Edge without filter | Four GCLK_EIC periods + Three CLK_EIC_APB periods | | Edge with filter | Six GCLK_EIC periods + Three CLK_EIC_APB periods | #### **Related Links** GCLK - Generic Clock Controller #### 21.6.4 Additional Features #### 21.6.4.1 Non-Maskable Interrupt (NMI) The non-maskable interrupt pin can also generate an interrupt on edge or level detection, but it is configured with the dedicated NMI Control register (NMICTRL). To select the sense for NMI, write to the NMISENSE bit group in the NMI Control register (NMICTRL.NMISENSE). NMI filtering is enabled by writing a '1' to the NMI Filter Enable bit (NMICTRL.NMIFILTEN). If edge detection or filtering is required, enable GCLK\_EIC or CLK\_ULP32K. NMI detection is enabled only by the NMICTRL.NMISENSE value, and the EIC is not required to be enabled. When an NMI is detected, the non-maskable interrupt flag in the NMI Flag Status and Clear register is set (NMIFLAG.NMI). NMI interrupt generation is always enabled, and NMIFLAG.NMI generates an interrupt request when set. #### 21.6.5 DMA Operation Not applicable. #### 21.6.6 Interrupts The EIC has the following interrupt sources: - External interrupt pins (EXTINTx). See Basic Operation. - Non-maskable interrupt pin (NMI). See Additional Features. Each interrupt source has an associated interrupt flag. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when an interrupt condition occurs (NMIFLAG for NMI). Each interrupt, except NMI, can be individually enabled by setting the corresponding bit in the Interrupt Enable Set register (INTENSET=1), and disabled by setting the corresponding bit in the Interrupt Enable Clear register (INTENCLR=1). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled, or the EIC is reset. See the INTFLAG register for details on how to clear interrupt flags. The EIC has one common interrupt request line for all the interrupt sources, and one interrupt request line for the NMI. The user must read the INTFLAG (or NMIFLAG) register to determine which interrupt condition is present. **Note:** Interrupts must be globally enabled for interrupt requests to be generated. **Note:** If an external interrupts (EXTINT) is common on two or more I/O pins, only one will be active (the first one programmed). #### **Related Links** **Processor And Architecture** #### 21.6.7 Events The EIC can generate the following output events: External event from pin (EXTINTx). Setting an Event Output Control register (EVCTRL.EXTINTEO) enables the corresponding output event. Clearing this bit disables the corresponding output event. Refer to *Event System* for details on configuring the Event System. When the condition on pin EXTINTx matches the configuration in the CONFIGn register, the corresponding event is generated, if enabled. #### **Related Links** EVSYS – Event System #### 21.6.8 Sleep Mode Operation In sleep modes, an EXTINTx pin can wake up the device if the corresponding condition matches the configuration in CONFIGy register. Writing a one to a Wake-Up Enable bit (WAKEUP.WAKEUPEN[x]) enables the wake-up from pin EXTINTx. Writing a zero to a Wake-Up Enable bit (WAKEUP.WAKEUPEN[x]) disables the wake-up from pin EXTINTx. Using WAKEUPEN[x]=1 with INTENSET=0 is not recommended. In sleep modes, an EXTINTx pin can wake up the device if the corresponding condition matches the configuration in CONFIGn register, and the corresponding bit in the Interrupt Enable Set register (INTENSET) is written to '1'. WAKEUP.WAKEUPEN[x]=1 can enable the wake-up from pin EXTINTx. Figure 21-3. Wake-Up Operation Example (High-Level Detection, No Filter, WAKEUPEN[x]=1) ## 21.6.9 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. If an operation that requires synchronization is executed while STATUS.SYNCBUSY is one, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled, and interrupts will be pending as long as the bus is stalled. The following bits are synchronized when written: - Software Reset bit in the Control register (CTRL.SWRST) - Enable bit in the Control register (CTRL.ENABLE) #### **Related Links** Register Synchronization ## 21.7 Register Summary | Offset | Name | Bit | | | | | | | | | |--------|----------|-------|------------|------------|------------|------------|------------|------------|--------------|------------| | | | Pos. | | | | | | | | | | 0x00 | CTRL | 7:0 | | | | | | | ENABLE | SWRST | | 0x01 | STATUS | 7:0 | SYNCBUSY | | | | | | | | | 0x02 | NMICTRL | 7:0 | | | | | NMIFILTEN | ı | NMISENSE[2:0 | ] | | 0x03 | NMIFLAG | 7:0 | | | | | | | | NMI | | 0x04 | | 7:0 | EXTINTE07 | EXTINTEO6 | EXTINTEO5 | EXTINTEO4 | EXTINTEO3 | EXTINTEO2 | EXTINTEO1 | EXTINTEO0 | | 0x05 | EVOTE | 15:8 | EXTINTEO15 | EXTINTEO14 | EXTINTEO13 | EXTINTEO12 | EXTINTEO11 | EXTINTEO10 | EXTINTEO9 | EXTINTEO8 | | 0x06 | EVCTRL | 23:16 | | | | | | | EXTINTEO17 | EXTINTEO16 | | 0x07 | | 31:24 | | | | | | | | | | 0x08 | | 7:0 | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | 0x09 | INTENOLD | 15:8 | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | 0x0A | INTENCLR | 23:16 | | | | | | | EXTINT17 | EXTINT16 | | 0x0B | | 31:24 | | | | | | | | | | 0x0C | | 7:0 | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | 0x0D | · | 15:8 | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | 0x0E | INTENSET | 23:16 | | | | | | | EXTINT17 | EXTINT16 | | 0x0F | | 31:24 | | | | | | | | | | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|---------|-------------|----------------|----------------|--------------|----------------|----------------|----------------|--------------|----------------| | | | F 03. | | | | | | | | | | 0x10 | | 7:0 | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | 0x11 | INTFLAG | 15:8 | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | 0x12 | INTILAG | 23:16 | | | | | | | EXTINT17 | EXTINT16 | | 0x13 | | 31:24 | | | | | | | | | | 0x14 | | 7:0 | WAKEUPEN7 | WAKEUPEN6 | WAKEUPEN5 | WAKEUPEN4 | WAKEUPEN3 | WAKEUPEN2 | WAKEUPEN1 | WAKEUPEN0 | | 0x15 | WAKELID | 15:8 | WAKEUPEN1<br>5 | WAKEUPEN1<br>4 | WAKEUPEN1 | WAKEUPEN1<br>2 | WAKEUPEN1<br>1 | WAKEUPEN1<br>0 | WAKEUPEN9 | WAKEUPEN8 | | 0x16 | WAKEUP | 23:16 | | | | | | | WAKEUPEN1 | WAKEUPEN1<br>6 | | 0x17 | - | 31:24 | | | | | | | | | | 0x18 | | 7:0 | FILTEN1 | | SENSE1[2:0] | | FILTEN0 | | SENSE0[2:0] | | | 0x19 | CONTION | 15:8 | FILTEN3 | | SENSE3[2:0] | | FILTEN2 | | SENSE2[2:0] | | | 0x1A | CONFIG0 | 23:16 | FILTEN5 | | SENSE5[2:0] | | FILTEN4 | SENSE4[2:0] | | | | 0x1B | | 31:24 | FILTEN7 | | SENSE7[2:0] | | FILTEN6 | | SENSE6[2:0] | | | 0x1C | | 7:0 | FILTEN9 | | SENSE9[2:0] | | FILTEN8 | SENSE8[2:0] | | | | 0x1D | CONFICA | 15:8 | FILTEN11 | | SENSE11[2:0] | | FILTEN10 | SENSE10[2:0] | | | | 0x1E | CONFIG1 | 23:16 | FILTEN13 | | SENSE13[2:0] | | FILTEN12 | SENSE12[2:0] | | | | 0x1F | 1 | 31:24 | FILTEN15 | | SENSE15[2:0] | | FILTEN14 | SENSE14[2:0] | | | | 0x20 | | 7:0 | FILTEN25 | | SENSE25[2:0] | | FILTEN24 | | SENSE24[2:0] | | | 0x21 | CONFIG2 | 15:8 | FILTEN27 | | SENSE27[2:0] | | FILTEN26 | | SENSE26[2:0] | | | 0x22 | CONFIG2 | 23:16 | FILTEN29 | | SENSE29[2:0] | | FILTEN28 | | SENSE28[2:0] | | | 0x23 | | 31:24 | FILTEN31 | | SENSE31[2:0] | | FILTEN30 | | SENSE30[2:0] | | ## 21.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers require synchronization when read and/or written. Synchronization is denoted by the "Read-Synchronized" and/or "Write-Synchronized" property in each individual register description. Some registers are enable-protected, meaning they can only be written when the module is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. #### 21.8.1 Control Name: CTRL Offset: 0x00 Reset: 0x00 Property: Write-Protected, Write-Synchronized #### Bit 1 - ENABLE: Enable Due to synchronization, there is delay from writing CTRL.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately, and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. | Value | Description | |-------|----------------------| | 0 | The EIC is disabled. | | 1 | The EIC is enabled. | #### Bit 0 - SWRST: Software Reset Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the EIC to their initial state, and the EIC will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write operation will be discarded. Due to synchronization, there is a delay from writing CTRL.SWRST until the reset is complete. CTRL.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. | Value | Description | |-------|--------------------------------------| | 0 | There is no ongoing reset operation. | | 1 | The reset operation is ongoing. | #### 21.8.2 Status Name: STATUS Offset: 0x01 Reset: 0x00 Property: - Access R Reset 0 ## Bit 7 - SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. ## 21.8.3 Non-Maskable Interrupt Control Name: NMICTRL Offset: 0x02 Reset: 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----------|-----|---------------|-----| | | | | | | NMIFILTEN | | NMISENSE[2:0] | i | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | ## Bit 3 - NMIFILTEN: Non-Maskable Interrupt Filter Enable | | Value | Description | |---|-------|-------------------------| | ſ | 0 | NMI filter is disabled. | | | 1 | NMI filter is enabled. | ## Bits 2:0 - NMISENSE[2:0]: Non-Maskable Interrupt Sense These bits define on which edge or level the NMI triggers. | NMISENSE[2:0] | Name | Description | |---------------|------|------------------------| | 0x0 | NONE | No detection | | 0x1 | RISE | Rising-edge detection | | 0x2 | FALL | Falling-edge detection | | 0x3 | вотн | Both-edges detection | | 0x4 | HIGH | High-level detection | | 0x5 | LOW | Low-level detection | | 0x6-0x7 | | Reserved | ## 21.8.4 Non-Maskable Interrupt Flag Status and Clear Name: NMIFLAG Offset: 0x03 Reset: 0x00 Property: - ## Bit 0 - NMI: Non-Maskable Interrupt This flag is cleared by writing a one to it. This flag is set when the NMI pin matches the NMI sense configuration, and will generate an interrupt request. Writing a zero to this bit has no effect. Writing a one to this bit clears the non-maskable interrupt flag. ## 21.8.5 Event Control Name: EVCTRL Offset: 0x04 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------------|------------|------------|------------|------------|------------|------------|------------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | EXTINTEO17 | EXTINTEO16 | | Access | | | | | | | R/W | R/W | | Reset | | | | | | | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EXTINTEO15 | EXTINTEO14 | EXTINTEO13 | EXTINTEO12 | EXTINTEO11 | EXTINTEO10 | EXTINTEO9 | EXTINTEO8 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXTINTEO7 | EXTINTEO6 | EXTINTEO5 | EXTINTEO4 | EXTINTEO3 | EXTINTEO2 | EXTINTEO1 | EXTINTEO0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 17,16,15,14,13,12,11,10,9,8,7,6,5,4,3,2,1,0 – EXTINTEOx : External Interrupt x Event Output Enable [x=17..0] These bits indicate whether the event associated with the EXTINTx pin is enabled or not to generated for every detection. | Value | Description | |-------|-------------------------------------| | 0 | Event from pin EXTINTx is disabled. | | 1 | Event from pin EXTINTx is enabled. | ## 21.8.6 Interrupt Enable Clear Name: INTENCLR Offset: 0x08 Reset: 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|----|----------|----------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | EXTINT17 | EXTINT16 | | Access | | | | | | | R/W | R/W | | Reset | | | | | | | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----------|----------|----------|----------|----------|----------|---------|---------| | | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 17,16,15,14,13,12,11,10,9,8,7,6,5,4,3,2,1,0 – EXTINTx : External Interrupt x Enable [x=17..0] Writing a zero to this bit has no effect. Writing a one to this bit will clear the External Interrupt x Enable bit, which enables the external interrupt. | 1 | Value | Description | |---|-------|---------------------------------------| | | 0 | The external interrupt x is disabled. | | | 1 | The external interrupt x is enabled. | ## 21.8.7 Interrupt Enable Set Name: INTENSET Offset: 0x0C Reset: 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|----------|----------|----------|----------|----------|----------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | EXTINT17 | EXTINT16 | | Access | | | | | | | R/W | R/W | | Reset | | | | | | | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 17,16,15,14,13,12,11,10,9,8,7,6,5,4,3,2,1,0 – EXTINTx : External Interrupt x Enable [x=17..0] Writing a zero to this bit has no effect. Writing a one to this bit will set the External Interrupt x Enable bit, which enables the external interrupt. | Value | Description | |-------|---------------------------------------| | 0 | The external interrupt x is disabled. | | 1 | The external interrupt x is enabled. | ## 21.8.8 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x10 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|----------|----------|----------|----------|----------|----------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | EXTINT17 | EXTINT16 | | Access | | | | | | | R/W | R/W | | Reset | | | | | | | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EXTINT15 | EXTINT14 | EXTINT13 | EXTINT12 | EXTINT11 | EXTINT10 | EXTINT9 | EXTINT8 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EXTINT7 | EXTINT6 | EXTINT5 | EXTINT4 | EXTINT3 | EXTINT2 | EXTINT1 | EXTINT0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 17,16,15,14,13,12,11,10,9,8,7,6,5,4,3,2,1,0 – EXTINTx : External Interrupt x [x=17..0] This flag is cleared by writing a one to it. This flag is set when EXTINTx pin matches the external interrupt sense configuration and will generate an interrupt request if INTENCLR/SET.EXTINT[x] is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the External Interrupt x flag. ## 21.8.9 Wake-Up Enable Name: WAKEUP Offset: 0x14 **Reset:** 0x00000000 **Property:** Write-Protected | _ | | | | | | | | | |--------|------------|------------|------------|------------|------------|------------|------------|------------| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | WAKEUPEN17 | WAKEUPEN16 | | Access | | | | | | | R/W | R/W | | Reset | | | | | | | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | WAKEUPEN15 | WAKEUPEN14 | WAKEUPEN13 | WAKEUPEN12 | WAKEUPEN11 | WAKEUPEN10 | WAKEUPEN9 | WAKEUPEN8 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | WAKEUPEN7 | WAKEUPEN6 | WAKEUPEN5 | WAKEUPEN4 | WAKEUPEN3 | WAKEUPEN2 | WAKEUPEN1 | WAKEUPEN0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 17,16,15,14,13,12,11,10,9,8,7,6,5,4,3,2,1,0 – WAKEUPENx : External Interrupt x Wake-up Enable [x=17..0] This bit enables or disables wake-up from sleep modes when the EXTINTx pin matches the external interrupt sense configuration. | Value | Description | |-------|-------------------------------------------| | 0 | Wake-up from the EXTINTx pin is disabled. | | 1 | Wake-up from the EXTINTx pin is enabled. | ## 21.8.10 Configuration n Name: CONFIGn **Offset:** 0x18 + n\*0x04 [n=0..2] **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|----|-------------|----|---------|-------------|-------------|----| | | FILTEN7 | | SENSE7[2:0] | | | SENSE6[2:0] | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | FILTEN5 | | SENSE5[2:0] | | FILTEN4 | | SENSE4[2:0] | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FILTEN3 | | SENSE3[2:0] | | FILTEN2 | | SENSE2[2:0] | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | © 2017 Microchip Technology Inc. Datasheet Complete | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|---|-------------|---|---------|---|-------------|---| | | FILTEN1 | | SENSE1[2:0] | | FILTEN0 | | SENSE0[2:0] | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31, 27, 23, 19, 15, 11, 7,3 - FILTENx: Filter 0 Enable [x=7..0] | 0: | Filter is disabled for EXTINT[n*8+x] input. | |----|---------------------------------------------| | 1: | Filter is enabled for EXTINT[n*8+x] input. | ## Bits 30:28, 26:24, 22:20, 18:16, 14:12, 10:8, 6:4, 2:0 - SENSEx: Input Sense 0 Configuration [x=7..0] | SENSE0[2:0] | Name | Description | |-------------|------|------------------------| | 0x0 | NONE | No detection | | 0x1 | RISE | Rising-edge detection | | 0x2 | FALL | Falling-edge detection | | 0x3 | вотн | Both-edges detection | | 0x4 | HIGH | High-level detection | | 0x5 | LOW | Low-level detection | | 0x6-0x7 | | Reserved | ## 22. NVMCTRL – Non-Volatile Memory Controller ## 22.1 Overview Non-Volatile Memory (NVM) is a reprogrammable Flash memory that retains program and data storage even with power off. It embeds a main array and a separate smaller array intended for EEPROM emulation (RWWEE) that can be programmed while reading the main array. The NVM Controller (NVMCTRL) connects to the AHB and APB bus interfaces for system access to the NVM block. The AHB interface is used for reads and writes to the NVM block, while the APB interface is used for commands and configuration. ## 22.2 Features - 32-bit AHB interface for reads and writes - Read While Write EEPROM emulation area - All NVM sections are memory mapped to the AHB, including calibration and system configuration - 32-bit APB interface for commands and control - Programmable wait states for read optimization - 16 regions can be individually protected or unprotected - Additional protection for boot loader - Supports device protection through a security bit - Interface to Power Manager for power-down of Flash blocks in sleep modes - · Can optionally wake up on exit from sleep or on first access - Direct-mapped cache Note: A register with property "Enable-Protected" may contain bits that are not enable-protected. ## 22.3 Block Diagram Figure 22-1. Block Diagram ## 22.4 Signal Description Not applicable. ## 22.5 Product Dependencies In order to use this module, other parts of the system must be configured correctly, as described below. #### 22.5.1 Power Management The NVMCTRL will continue to operate in any sleep mode where the selected source clock is running. The NVMCTRL interrupts can be used to wake up the device from sleep modes. The Power Manager will automatically put the NVM block into a low-power state when entering sleep mode. This is based on the Control B register (CTRLB) SLEEPPRM bit setting. Refer to the CTRLB.SLEEPPRM register description for more details. #### **Related Links** PM – Power Manager #### 22.5.2 Clocks Two synchronous clocks are used by the NVMCTRL. One is provided by the AHB bus (CLK\_NVMCTRL\_AHB) and the other is provided by the APB bus (CLK\_NVMCTRL\_APB). For higher system frequencies, a programmable number of wait states can be used to optimize performance. When changing the AHB bus frequency, the user must ensure that the NVM Controller is configured with the proper number of wait states. Refer to the Electrical Characteristics for the exact number of wait states to be used for a particular frequency range. #### Related Links **Electrical Characteristics** #### 22.5.3 Interrupts The NVM Controller interrupt request line is connected to the interrupt controller. Using the NVMCTRL interrupt requires the interrupt controller to be programmed first. #### 22.5.4 Debug Operation When an external debugger forces the CPU into debug mode, the peripheral continues normal operation. Access to the NVM block can be protected by the security bit. In this case, the NVM block will not be accessible. See the section on the NVMCTRL Security Bit for details. ## 22.5.5 Register Access Protection All registers with write-access are optionally write-protected by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Flag Status and Clear register (INTFLAG) - Status register (STATUS) Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. #### **Related Links** PAC - Peripheral Access Controller ## 22.5.6 Analog Connections Not applicable. ## 22.6 Functional Description #### 22.6.1 Principle of Operation The NVM Controller is a slave on the AHB and APB buses. It responds to commands, read requests and write requests, based on user configuration. #### 22.6.1.1 Initialization After power up, the NVM Controller goes through a power-up sequence. During this time, access to the NVM Controller from the AHB bus is halted. Upon power-up completion, the NVM Controller is operational without any need for user configuration. ## 22.6.2 Memory Organization Refer to the Physical Memory Map for memory sizes and addresses for each device. The NVM is organized into rows, where each row contains four pages, as shown in the NVM Row Organization figure. The NVM has a row-erase granularity, while the write granularity is by page. In other words, a single row erase will erase all four pages in the row, while four write operations are used to write the complete row. Figure 22-2. NVM Row Organization Row n Page (n\*4) + 3 Page (n\*4) + 2 Page (n\*4) + 1 Page (n\*4) + 0 The NVM block contains a calibration and auxiliary space plus a dedicated EEPROM emulation space that are memory mapped. Refer to the NVM Organization figure below for details. The calibration and auxiliary space contains factory calibration and system configuration information. These spaces can be read from the AHB bus in the same way as the main NVM main address space. In addition, a boot loader section can be allocated at the beginning of the main array, and an EEPROM section can be allocated at the end of the NVM main address space. Figure 22-3. NVM Memory Organization The lower rows in the NVM main address space can be allocated as a boot loader section by using the BOOTPROT fuses, and the upper rows can be allocated to EEPROM, as shown in the figure below. The boot loader section is protected by the lock bit(s) corresponding to this address space and by the BOOTPROT[2:0] fuse. The EEPROM rows can be written regardless of the region lock status. The number of rows protected by BOOTPROT is given in Boot Loader Size, the number of rows allocated to the EEPROM are given in EEPROM Size. Figure 22-4. EEPROM and Boot Loader Allocation ## 22.6.3 Region Lock Bits The NVM block is grouped into 16 equally sized regions. The region size is dependent on the Flash memory size, and is given in the table below. Each region has a dedicated lock bit preventing writing and erasing pages in the region. After production, all regions will be unlocked. Table 22-1. Region Size | Memory Size [KB] | Region Size [KB] | |------------------|------------------| | 256 | 16 | | 128 | 8 | | 64 | 4 | | 32 | 2 | To lock or unlock a region, the Lock Region and Unlock Region commands are provided. Writing one of these commands will temporarily lock/unlock the region containing the address loaded in the ADDR register. ADDR can be written by software, or the automatically loaded value from a write operation can be used. The new setting will stay in effect until the next Reset, or until the setting is changed again using the Lock and Unlock commands. The current status of the lock can be determined by reading the LOCK register. To change the default lock/unlock setting for a region, the user configuration section of the auxiliary space must be written using the Write Auxiliary Page command. Writing to the auxiliary space will take effect after the next Reset. Therefore, a boot of the device is needed for changes in the lock/unlock setting to take effect. Refer to the Physical Memory Map for calibration and auxiliary space address mapping. #### 22.6.4 Command and Data Interface The NVM Controller is addressable from the APB bus, while the NVM main address space is addressable from the AHB bus. Read and automatic page write operations are performed by addressing the NVM main address space or the RWWEE address space directly, while other operations such as manual page writes and row erases must be performed by issuing commands through the NVM Controller. To issue a command, the CTRLA.CMD bits must be written along with the CTRLA.CMDEX value. When a command is issued, INTFLAG.READY will be cleared until the command has completed. Any commands written while INTFLAG.READY is low will be ignored. The CTRLB register must be used to control the power reduction mode, read wait states, and the write mode. #### 22.6.4.1 NVM Read Reading from the NVM main address space is performed via the AHB bus by addressing the NVM main address space or auxiliary address space directly. Read data is available after the configured number of read wait states (CTRLB.RWS) set in the NVM Controller. The number of cycles data are delayed to the AHB bus is determined by the read wait states. Examples of using zero and one wait states are shown in Figure Read Wait State Examples below. Reading the NVM main address space while a programming or erase operation is ongoing on the NVM main array results in an AHB bus stall until the end of the operation. Reading the NVM main array does not stall the bus when the RWWEE array is being programmed or erased. #### 22.6.4.2 RWWEE Read Reading from the RWW EEPROM address space is performed via the AHB bus by addressing the RWWEE address space directly. Read timings are similar to regular NVM read timings when access size is Byte or half-Word. The AHB data phase is twice as long in case of full-Word-size access. It is not possible to read the RWWEE area while the NVM main array is being written or erased, whereas the RWWEE area can be written or erased while the main array is being read. The RWWEE address space is not cached, therefore it is recommended to limit access to this area for performance and power consumption considerations. ## 22.6.4.3 NVM Write The NVM Controller requires that an erase must be done before programming. The entire NVM main address space and the RWWEE address space can be erased by a debugger Chip Erase command. Alternatively, rows can be individually erased by the Erase Row command or the RWWEE Erase Row command to erase the NVM main address space or the RWWEE address space, respectively. After programming the NVM main array, the region that the page resides in can be locked to prevent spurious write or erase sequences. Locking is performed on a per-region basis, and so, locking a region will lock all pages inside the region. Data to be written to the NVM block are first written to and stored in an internal buffer called the *page buffer*. The page buffer contains the same number of bytes as an NVM page. Writes to the page buffer must be 16 or 32 bits. 8-bit writes to the page buffer are not allowed and will cause a system exception. Both the NVM main array and the RWWEE array share the same page buffer. Writing to the NVM block via the AHB bus is performed by a load operation to the page buffer. For each AHB bus write, the address is stored in the ADDR register. After the page buffer has been loaded with the required number of bytes, the page can be written to the NVM main array or the RWWEE array by setting CTRLA.CMD to 'Write Page' or 'RWWEE Write Page', respectively, and setting the key value to CMDEX. The LOAD bit in the STATUS register indicates whether the page buffer has been loaded or not. Before writing the page to memory, the accessed row must be erased. Automatic page writes are enabled by writing the manual write bit to zero (CTRLB.MANW=0). This will trigger a write operation to the page addressed by ADDR when the last location of the page is written. Because the address is automatically stored in ADDR during the I/O bus write operation, the last given address will be present in the ADDR register. There is no need to load the ADDR register manually, unless a different page in memory is to be written. #### Procedure for Manual Page Writes (CTRLB.MANW=1) The row to be written to must be erased before the write command is given. - Write to the page buffer by addressing the NVM main address space directly - Write the page buffer to memory: CTRL.CMD='Write Page' and CMDEX - The READY bit in the INTFLAG register will be low while programming is in progress, and access through the AHB will be stalled #### Procedure for Automatic Page Writes (CTRLB.MANW=0) The row to be written to must be erased before the last write to the page buffer is performed. Note that partially written pages must be written with a manual write. - Write to the page buffer by addressing the NVM main address space directly. When the last location in the page buffer is written, the page is automatically written to NVM main address space. - INTFLAG.READY will be zero while programming is in progress and access through the AHB will be stalled. ## 22.6.4.4 Page Buffer Clear The page buffer is automatically set to all '1' after a page write is performed. If a partial page has been written and it is desired to clear the contents of the page buffer, the Page Buffer Clear command can be used. #### 22.6.4.5 Erase Row Before a page can be written, the row containing that page must be erased. The Erase Row command can be used to erase the desired row in the NVM main address space. The RWWEE Erase Row can be used to erase the desired row in the RWWEE array. Erasing the row sets all bits to '1'. If the row resides in a region that is locked, the erase will not be performed and the Lock Error bit in the Status register (STATUS.LOCKE) will be set. #### **Procedure for Erase Row** - Write the address of the row to erase to ADDR. Any address within the row can be used. - Issue an Erase Row command. Note: The NVM Address bit field in the Address register (ADDR.ADDR) uses 16-bit addressing. #### 22.6.4.6 Lock and Unlock Region These commands are used to lock and unlock regions as detailed in section Region Lock Bits. #### 22.6.4.7 Set and Clear Power Reduction Mode The NVM Controller and block can be taken in and out of power reduction mode through the Set and Clear Power Reduction Mode commands. When the NVM Controller and block are in power reduction mode, the Power Reduction Mode bit in the Status register (STATUS.PRM) is set. ## 22.6.5 NVM User Configuration The NVM user configuration resides in the auxiliary space. Refer to the Physical Memory Map of the device for calibration and auxiliary space address mapping. The bootloader resides in the main array starting at offset zero. The allocated boot loader section is write-protected. Table 22-2. Boot Loader Size | BOOTPROT [2:0] | Rows Protected by BOOTPROT | Boot Loader Size in Bytes | |--------------------|----------------------------|---------------------------| | 0x7 <sup>(1)</sup> | None | 0 | | 0x6 | 2 | 512 | | 0x5 | 4 | 1024 | | 0x4 | 8 | 2048 | | 0x3 | 16 | 4096 | | 0x2 | 32 | 8192 | | 0x1 | 64 | 16384 | | 0x0 | 128 | 32768 | Note: 1) Default value is 0x7. The EEPROM[2:0] bits indicate the EEPROM size, see the table below. The EEPROM resides in the upper rows of the NVM main address space and is writable, regardless of the region lock status. Table 22-3. EEPROM Size | EEPROM[2:0] | Rows Allocated to EEPROM | EEPROM Size in Bytes | |-------------|--------------------------|----------------------| | 7 | None | 0 | | 6 | 1 | 256 | | 5 | 2 | 512 | | 4 | 4 | 1024 | | 3 | 8 | 2048 | | 2 | 16 | 4096 | | 1 | 32 | 8192 | | 0 | 64 | 16384 | ## 22.6.6 Security Bit The security bit allows the entire chip to be locked from external access for code security. The security bit can be written by a dedicated command, Set Security Bit (SSB). Once set, the only way to clear the security bit is through a debugger Chip Erase command. After issuing the SSB command, the PROGE error bit can be checked. In order to increase the security level it is recommended to enable the internal BOD33 when the security bit is set. #### **Related Links** DSU - Device Service Unit #### 22.6.7 Cache The NVM Controller cache reduces the device power consumption and improves system performance when wait states are required. Only the NVM main array address space is cached. It is a direct-mapped cache that implements 8 lines of 64 bits (i.e., 64 Bytes). NVM Controller cache can be enabled by writing a '0' to the Cache Disable bit in the Control B register (CTRLB.CACHEDIS). The cache can be configured to three different modes using the Read Mode bit group in the Control B register (CTRLB.READMODE). The INVALL command can be issued using the Command bits in the Control A register to invalidate all cache lines (CTRLA.CMD=INVALL). Commands affecting NVM content automatically invalidate cache lines. ## 22.7 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | | |--------|-----------------------------------------|--------------|------|------------|---------|------|----------|----------|----------|----------|--| | 0x00 | CTDL A | 7:0 CMD[6:0] | | | | | | | | | | | 0x01 | CTRLA | 15:8 | | CMDEX[7:0] | | | | | | | | | 0x02 | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x03 | | | | | | | | | | | | | 0x04 | | 7:0 | MANW | | | | RWS | S[3:0] | | | | | 0x05 | CTRLB | 15:8 | | | | | | | SLEEPF | PRM[1:0] | | | 0x06 | CIRLB | 23:16 | | | | | | CACHEDIS | READM | ODE[1:0] | | | 0x07 | | 31:24 | | | | | | | | | | | 0x08 | | 7:0 | | | | NVM | P[7:0] | | | | | | 0x09 | DADAM | 15:8 | | | | NVMF | P[15:8] | | | | | | 0x0A | PARAM | 23:16 | | RWWE | EP[3:0] | | | | PSZ[2:0] | | | | 0x0B | | 31:24 | | | | RWWE | EP[11:4] | | | | | | 0x0C | INTENCLR | 7:0 | | | | | | | ERROR | READY | | | 0x0D | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x0F | | | | | | | | | | | | | 0x10 | INTENSET | 7:0 | | | | | | | ERROR | READY | | | 0x11 | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x13 | | | | | | | | | | | | | 0x14 | INTFLAG | 7:0 | | | | | | | ERROR | READY | | | 0x15 | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x17 | | | | | | | | | | | | | 0x18 | STATUS | 7:0 | | | | NVME | LOCKE | PROGE | LOAD | PRM | | | 0x19 | 0,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 15:8 | | | | | | | | SB | | | 0x1A | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | 0x1B | | | | | | | | | | | | | 0x1C | | 7:0 | | | | ADDI | R[7:0] | | | | | | 0x1D | ADDR | 15:8 | | | | ADDF | R[15:8] | | | | | | 0x1E | ADDK | 23:16 | | | | | ADDR | [21:16] | | | | | 0x1F | | 31:24 | | | | | | | | | | | 0x20 | LOCK | 7:0 | | | | LOCI | K[7:0] | | | | | | 0x21 | LOCK | 15:8 | | | | LOCK | ([15:8] | | | | | ## 22.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers require synchronization when read and/or written. Synchronization is denoted by the "Read-Synchronized" and/or "Write-Synchronized" property in each individual register description. Some registers are enable-protected, meaning they can only be written when the module is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. #### 22.8.1 Control A Name: CTRLA Offset: 0x00 Reset: 0x0000 **Property:** PAC Write-Protection | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |--------|-----|------------|----------|-----|-----|-----|-----|-----|--|--| | | | CMDEX[7:0] | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | CMD[6:0] | | | | | | | | | Access | | R/W | | | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ## Bits 15:8 – CMDEX[7:0]: Command Execution When this bit group is written to the key value 0xA5, the command written to CMD will be executed. If a value different from the key value is tried, the write will not be performed and the Programming Error bit in the Status register (STATUS.PROGE) will be set. PROGE is also set if a previously written command is not completed yet. The key value must be written at the same time as CMD. If a command is issued through the APB bus on the same cycle as an AHB bus access, the AHB bus access will be given priority. The command will then be executed when the NVM block and the AHB bus are idle. INTFLAG.READY must be '1' when the command is issued. Bit 0 of the CMDEX bit group will read back as '1' until the command is issued. **Note:** The NVM Address bit field in the Address register (ADDR.ADDR) uses 16-bit addressing. ## Bits 6:0 - CMD[6:0]: Command These bits define the command to be executed when the CMDEX key is written. | CMD[6:0] | Group<br>Configuration | Description | |-----------|------------------------|-------------------------------------------------------------------------------------------------| | 0x00-0x01 | - | Reserved | | 0x02 | ER | Erase Row - Erases the row addressed by the ADDR register in the NVM main array. | | 0x03 | - | Reserved | | 0x04 | WP | Write Page - Writes the contents of the page buffer to the page addressed by the ADDR register. | | CMD[6:0] | Group<br>Configuration | Description | |-----------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x05 | EAR | Erase Auxiliary Row - Erases the auxiliary row addressed by the ADDR register. This command can be given only when the security bit is not set and only to the User Configuration Row. | | 0x06 | WAP | Write Auxiliary Page - Writes the contents of the page buffer to the page addressed by the ADDR register. This command can be given only when the security bit is not set and only to the User Configuration Row. | | 0x07-0x0E | - | Reserved | | 0x0F | WL | Write Lockbits- write the LOCK register | | 0x1A-0x19 | - | Reserved | | 0x1A | RWWEEER | RWWEE Erase Row - Erases the row addressed by the ADDR register in the RWWEE array. | | 0x1B | - | Reserved | | 0x1C | RWWEEWP | RWWEE Write Page - Writes the contents of the page buffer to the page addressed by the ADDR register in the RWWEE array. | | 0x1D-0x3F | - | Reserved | | 0x40 | LR | Lock Region - Locks the region containing the address location in the ADDR register. | | 0x41 | UR | Unlock Region - Unlocks the region containing the address location in the ADDR register. | | 0x42 | SPRM | Sets the Power Reduction Mode. | | 0x43 | CPRM | Clears the Power Reduction Mode. | | 0x44 | PBC | Page Buffer Clear - Clears the page buffer. | | 0x45 | SSB | Set Security Bit - Sets the security bit by writing 0x00 to the first byte in the lockbit row. | | 0x46 | INVALL | Invalidates all cache lines. | | 0x47 | LDR | Lock Data Region - Locks the data region containing the address location in the ADDR register. When the Security Extension is enabled, only secure access can lock secure regions. | | 0x48 | UDR | Unlock Data Region - Unlocks the data region containing the address location in the ADDR register. When the Security Extension is enabled, only secure access can unlock secure regions. | | 0x47-0x7F | - | Reserved | ## 22.8.2 Control B Name: CTRLB Offset: 0x04 **Reset:** 0x00000080 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|------|----|----|----------|-----|----------|--------|----------|--| | | | | | | | | | | | | Access | | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | CACHEDIS | READM | ODE[1:0] | | | Access | | | | | | R/W | R/W | R/W | | | Reset | | | | | | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | SLEEPF | PRM[1:0] | | | Access | | | | | | | R/W | R/W | | | Reset | | | | | | | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MANW | | | RWS[3:0] | | | | | | | Access | R/W | | | R/W | R/W | R/W | R/W | | | | Reset | 1 | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | ## Bit 18 - CACHEDIS: Cache Disable This bit is used to disable the cache. | Value | Description | |-------|-----------------------| | 0 | The cache is enabled | | 1 | The cache is disabled | ## Bits 17:16 - READMODE[1:0]: NVMCTRL Read Mode | Value | Name | Description | |-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0 | NO_MISS_PENALTY | , , | | | | cache miss. Gives the best system performance. | | 0x1 | LOW_POWER | Reduces power consumption of the cache system, but inserts a wait state each time there is a cache miss. This mode may not be relevant if CPU performance is required, as the application will be stalled and may lead to increased run time. | | 0x2 | DETERMINISTIC | The cache system ensures that a cache hit or miss takes the same amount of time, determined by the number of programmed Flash wait states. This mode can be used for real-time applications that require deterministic execution timings. | | 0x3 | Reserved | | ## Bits 9:8 - SLEEPPRM[1:0]: Power Reduction Mode during Sleep Indicates the Power Reduction Mode during sleep. | Value | Name | Description | |-------|---------------|------------------------------------------------------| | 0x0 | WAKEUPACCESS | NVM block enters low-power mode when entering sleep. | | | | NVM block exits low-power mode upon first access. | | 0x1 | WAKEUPINSTANT | NVM block enters low-power mode when entering sleep. | | | | NVM block exits low-power mode when exiting sleep. | | 0x2 | Reserved | | | 0x3 | DISABLED | Auto power reduction disabled. | ## Bit 7 - MANW: Manual Write Note that reset value of this bit is '1'. | Value | Description | |-------|---------------------------------------------------------------------------------------------------| | 0 | Writing to the last word in the page buffer will initiate a write operation to the page addressed | | | by the last write operation. This includes writes to memory and auxiliary rows. | | 1 | Write commands must be issued through the CTRLA.CMD register. | ## Bits 4:1 - RWS[3:0]: NVM Read Wait States These bits control the number of wait states for a read operation. '0' indicates zero wait states, '1' indicates one wait state, etc., up to 15 wait states. This register is initialized to 0 wait states. Software can change this value based on the NVM access time and system frequency. #### 22.8.3 NVM Parameter Name: PARAM Offset: 0x08 **Reset:** 0x00000080 **Property:** PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|----|--------------|---------|------|---------|----|----------|----|--|--| | | | RWWEEP[11:4] | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | RWWE | EP[3:0] | | | | PSZ[2:0] | | | | | Access | R | R | R | R | | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | | 0 | 0 | x | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | NVMF | P[15:8] | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | NVM | P[7:0] | | | | | | | Access | R | R | R | R | R | R | R | R | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | x | | | | | | | | | | | | | | | ## Bits 31:20 - RWWEEP[11:0]: Read While Write EEPROM emulation area Pages Indicates the number of pages in the RWW EEPROM emulation address space. ## Bits 18:16 - PSZ[2:0]: Page Size Indicates the page size. Not all devices of the device families will provide all the page sizes indicated in the table. | Value | Name | Description | |-------|------|-------------| | 0x0 | 8 | 8 bytes | | 0x1 | 16 | 16 bytes | | 0x2 | 32 | 32 bytes | | 0x3 | 64 | 64 bytes | | 0x4 | 128 | 128 bytes | | 0x5 | 256 | 256 bytes | | 0x6 | 512 | 512 bytes | | 0x7 | 1024 | 1024 bytes | #### Bits 15:0 - NVMP[15:0]: NVM Pages Indicates the number of pages in the NVM main address space. ## 22.8.4 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR Offset: 0x0C Reset: 0x00 Property: PAC Write-Protection ## Bit 1 - ERROR: Error Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the ERROR interrupt enable. This bit will read as the current value of the ERROR interrupt enable. #### Bit 0 – READY: NVM Ready Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the READY interrupt enable. This bit will read as the current value of the READY interrupt enable. ## 22.8.5 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET Offset: 0x10 Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|-------|-------| | | | | | | | | ERROR | READY | | Access | | | | | | | R/W | R/W | | Reset | | | | | | | 0 | 0 | ## Bit 1 – ERROR: Error Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit sets the ERROR interrupt enable. This bit will read as the current value of the ERROR interrupt enable. ## Bit 0 - READY: NVM Ready Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit sets the READY interrupt enable. This bit will read as the current value of the READY interrupt enable. ## 22.8.6 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x14 Reset: 0x00 Property: – | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|-------|-------| | | | | | | | | ERROR | READY | | Access | | | | | | | R/W | R | | Reset | | | | | | | 0 | 0 | #### Bit 1 - ERROR: Error This flag is set on the occurrence of an NVME, LOCKE or PROGE error. This bit can be cleared by writing a '1' to its bit location. | Value | Description | |-------|-------------------------------------------------------| | 0 | No errors have been received since the last clear. | | 1 | At least one error has occurred since the last clear. | ## Bit 0 - READY: NVM Ready | Value | Description | |-------|------------------------------------------------------| | 0 | The NVM controller is busy programming or erasing. | | 1 | The NVM controller is ready to accept a new command. | #### 22.8.7 Status Name: STATUS Offset: 0x18 Reset: 0x0X00 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|------|-------|-------|------|-----| | | | | | | | | | SB | | Access | | | | | | | | R | | Reset | | | | | | | | x | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | NVME | LOCKE | PROGE | LOAD | PRM | | Access | | | | R/W | R/W | R/W | R/W | R | | Reset | | | | 0 | 0 | 0 | 0 | 0 | ## Bit 8 - SB: Security Bit Status | Va | alue | Description | |----|------|-------------------------------| | 0 | | The Security bit is inactive. | | 1 | | The Security bit is active. | #### Bit 4 - NVME: NVM Error This bit can be cleared by writing a '1' to its bit location. | Value | Description | |-------|------------------------------------------------------------------------------------------------------------| | 0 | No programming or erase errors have been received from the NVM controller since this bit was last cleared. | | 1 | At least one error has been registered from the NVM Controller since this bit was last cleared. | ## Bit 3 - LOCKE: Lock Error Status This bit can be cleared by writing a '1' to its bit location. | Value | Description | |-------|----------------------------------------------------------------------------------------------| | 0 | No programming of any locked lock region has happened since this bit was last cleared. | | 1 | Programming of at least one locked lock region has happened since this bit was last cleared. | ## Bit 2 – PROGE: Programming Error Status This bit can be cleared by writing a '1' to its bit location. | Value | Description | |-------|-----------------------------------------------------------------------------------------| | 0 | No invalid commands or bad keywords were written in the NVM Command register since this | | | bit was last cleared. | | 1 | An invalid command and/or a bad keyword was/were written in the NVM Command register | | | since this bit was last cleared. | ## Bit 1 - LOAD: NVM Page Buffer Active Loading This bit indicates that the NVM page buffer has been loaded with one or more words. Immediately after an NVM load has been performed, this flag is set. It remains set until a page write or a page buffer clear (PBCLR) command is given. This bit can be cleared by writing a '1' to its bit location. ## Bit 0 - PRM: Power Reduction Mode This bit indicates the current NVM power reduction state. The NVM block can be set in power reduction mode in two ways: through the command interface or automatically when entering sleep with SLEEPPRM set accordingly. PRM can be cleared in three ways: through AHB access to the NVM block, through the command interface (SPRM and CPRM) or when exiting sleep with SLEEPPRM set accordingly. | Value | Description | |-------|-------------------------------------| | 0 | NVM is not in power reduction mode. | | 1 | NVM is in power reduction mode. | ## 22.8.8 Address Name: ADDR Offset: 0x1C **Reset:** 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|------|---------|---------|-----|-----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | ADDR | [21:16] | | | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | ADDF | R[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ADDI | R[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 21:0 - ADDR[21:0]: NVM Address ADDR drives the hardware (16-bit) address to the NVM when a command is executed using CMDEX. This register is also automatically updated when writing to the page buffer. ## 22.8.9 Lock Section Name: LOCK Offset: 0x20 Reset: 0xXXXX Property: - | _ | | | | | | | | | |--------|----|----|----|------|---------|----|---|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | LOCK | ([15:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | LOC | K[7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | x | ## Bits 15:0 - LOCK[15:0]: Region Lock Bits In order to set or clear these bits, the CMD register must be used. Default state after erase will be unlocked (0x0000). | Value | Description | | | | | | |-------|----------------------------------------------|--|--|--|--|--| | 0 | The corresponding lock region is locked. | | | | | | | 1 | The corresponding lock region is not locked. | | | | | | ## 23. PORT - I/O Pin Controller #### 23.1 Overview The IO Pin Controller (PORT) controls the I/O pins of the device. The I/O pins are organized in a series of groups, collectively referred to as a PORT group. Each PORT group can have up to 32 pins that can be configured and controlled individually or as a group. The number of PORT groups on a device may depend on the package/number of pins. Each pin may either be used for general-purpose I/O under direct application control or be assigned to an embedded device peripheral. When used for general-purpose I/O, each pin can be configured as input or output, with highly configurable driver and pull settings. All I/O pins have true read-modify-write functionality when used for general-purpose I/O; the direction or the output value of one or more pins may be changed (set, reset or toggled) explicitly without unintentionally changing the state of any other pins in the same port group by a single, atomic 8-, 16- or 32-bit write. The PORT is connected to the high-speed bus matrix through an AHB/APB bridge. The Pin Direction, Data Output Value and Data Input Value registers may also be accessed using the low-latency CPU local bus (IOBUS; ARM® single-cycle I/O port). ## 23.2 Features - Selectable input and output configuration for each individual pin - · Software-controlled multiplexing of peripheral functions on I/O pins - Flexible pin configuration through a dedicated Pin Configuration register - Configurable output driver and pull settings: - Totem-pole (push-pull) - Pull configuration - Driver strength - Configurable input buffer and pull settings: - Internal pull-up or pull-down - Input sampling criteria - Input buffer can be disabled if not needed for lower power consumption - Power saving using STANDBY mode - No access to configuration registers - Possible access to data registers (DIR, OUT or IN) ## 23.3 Block Diagram Figure 23-1. PORT Block Diagram ## 23.4 Signal Description Table 23-1. Signal description for PORT | Signal name | Туре | Description | |-------------|-------------|--------------------------------------| | Pxy | Digital I/O | General-purpose I/O pin y in group x | Refer to the *I/O Multiplexing and Considerations* for details on the pin mapping for this peripheral. One signal can be mapped on several pins. ## Related Links I/O Multiplexing and Considerations ## 23.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly as following. ## 23.5.1 I/O Lines The I/O lines of the PORT are mapped to pins of the physical device. The following naming scheme is used: Each line bundle with up to 32 lines is assigned an identifier 'xy', with letter x=A, B, C... and two-digit number y=00, 01, ...31. Examples: A24, C03. PORT pins are labeled 'Pxy' accordingly, for example PA24, PC03. This identifies each pin in the device uniquely. Each pin may be controlled by one or more peripheral multiplexer settings, which allow the pad to be routed internally to a dedicated peripheral function. When the setting is enabled, the selected peripheral has control over the output state of the pad, as well as the ability to read the current physical pad state. Refer to *I/O Multiplexing and Considerations* for details. Device-specific configurations may cause some lines (and the corresponding Pxy pin) not to be implemented. #### **Related Links** I/O Multiplexing and Considerations #### 23.5.2 Power Management During reset, all PORT lines are configured as inputs with input buffers, output buffers and pull disabled. The PORT will continue operating in any sleep mode where the selected module source clock is running because the selected module source clock is still running. #### 23.5.3 Clocks The PORT bus clock (CLK\_PORT\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_PORT\_APB can be found in the *Peripheral Clock Masking* section in *PM – Power Manager*. The PORT is fed by two different clocks: a CPU main clock, which allows the CPU to access the PORT through the low latency CPU local bus (IOBUS); an APB clock, which is a divided clock of the CPU main clock and allows the CPU to access the registers of PORT through the high-speed matrix and the AHB/APB bridge. The priority of IOBUS accesses is higher than event accesses and APB accesses. The EVSYS and APB will insert wait states in the event of concurrent PORT accesses. The PORT input synchronizers use the CPU main clock so that the resynchronization delay is minimized with respect to the APB clock. #### Related Links Peripheral Clock Masking #### 23.5.4 DMA Not applicable. #### 23.5.5 Interrupts Not applicable. #### 23.5.6 Events The events of this peripheral are connected to the Event System. #### **Related Links** EVSYS - Event System ## 23.5.7 Debug Operation When the CPU is halted in debug mode, this peripheral will continue normal operation. If the peripheral is configured to require periodical service by the CPU through interrupts or similar, improper operation or data loss may result during debugging. This peripheral can be forced to halt operation during debugging - refer to the Debug Control (DBGCTRL) register for details. ## 23.5.8 Register Access Protection All registers with write-access can be optionally write-protected by the Peripheral Access Controller (PAC). **Note:** Optional write-protection is indicated by the "PAC Write-Protection" property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. #### **Related Links** PAC - Peripheral Access Controller ## 23.5.9 Analog Connections Analog functions are connected directly between the analog blocks and the I/O pads using analog buses. However, selecting an analog peripheral function for a given pin will disable the corresponding digital features of the pad. #### 23.5.10 CPU Local Bus The CPU local bus (IOBUS) is an interface that connects the CPU directly to the PORT. It is a single-cycle bus interface, which does not support wait states. It supports 8-bit, 16-bit and 32-bit sizes. This bus is generally used for low latency operation. The Data Direction (DIR) and Data Output Value (OUT) registers can be read, written, set, cleared or be toggled using this bus, and the Data Input Value (IN) registers can be read. Since the IOBUS cannot wait for IN register resynchronization, the Control register (CTRL) must be configured to continuous sampling of all pins that need to be read via the IOBUS in order to prevent stale data from being read. ## 23.6 Functional Description Figure 23-2. Overview of the PORT ## 23.6.1 Principle of Operation Each PORT group of up to 32 pins is controlled by the registers in PORT, as described in the figure. These registers in PORT are duplicated for each PORT group, with increasing base addresses. The number of PORT groups may depend on the package/number of pins. Figure 23-3. Overview of the peripheral functions multiplexing The I/O pins of the device are controlled by PORT peripheral registers. Each port pin has a corresponding bit in the Data Direction (DIR) and Data Output Value (OUT) registers to enable that pin as an output and to define the output state. The direction of each pin in a PORT group is configured by the DIR register. If a bit in DIR is set to '1', the corresponding pin is configured as an output pin. If a bit in DIR is set to '0', the corresponding pin is configured as an input pin. When the direction is set as output, the corresponding bit in the OUT register will set the level of the pin. If bit y in OUT is written to '1', pin y is driven HIGH. If bit y in OUT is written to '0', pin y is driven LOW. Pin configuration can be set by Pin Configuration (PINCFGy) registers, with y=00, 01, ...31 representing the bit position. The Data Input Value (IN) is set as the input value of a port pin with resynchronization to the PORT clock. To reduce power consumption, these input synchronizers are clocked only when system requires reading the input value. The value of the pin can always be read, whether the pin is configured as input or output. If the Input Enable bit in the Pin Configuration registers (PINCFGy.INEN) is '0', the input value will not be sampled. In PORT, the Peripheral Multiplexer Enable bit in the PINCFGy register (PINCFGy.PMUXEN) can be written to '1' to enable the connection between peripheral functions and individual I/O pins. The Peripheral Multiplexing n (PMUXn) registers select the peripheral function for the corresponding pin. This will override the connection between the PORT and that I/O pin, and connect the selected peripheral signal to the particular I/O pin instead of the PORT line bundle. ## 23.6.2 Basic Operation #### 23.6.2.1 Initialization After reset, all standard function device I/O pads are connected to the PORT with outputs tri-stated and input buffers disabled, even if there is no clock running. However, specific pins, such as those used for connection to a debugger, may be configured differently, as required by their special function. #### 23.6.2.2 **Operation** Each I/O pin y can be controlled by the registers in PORT. Each PORT group has its own set of PORT registers, the base address of the register set for pin y is at byte address PORT + ([y] \* 0x4). The index within that register set is [y]. To use pin number y as an *output*, write bit y of the DIR register to '1'. This can also be done by writing bit y in the DIRSET register to '1' - this will avoid disturbing the configuration of other pins in that group. The y bit in the OUT register must be written to the desired output value. Similarly, writing an OUTSET bit to '1' will set the corresponding bit in the OUT register to '1'. Writing a bit in OUTCLR to '1' will set that bit in OUT to zero. Writing a bit in OUTTGL to '1' will toggle that bit in OUT. To use pin y as an *input*, bit y in the DIR register must be written to '0'. This can also be done by writing bit y in the DIRCLR register to '1' - this will avoid disturbing the configuration of other pins in that group. The input value can be read from bit y in register IN as soon as the INEN bit in the Pin Configuration register (PINCFGy.INEN) is written to '1'. Refer to I/O Multiplexing and Considerations for details on pin configuration and PORT groups. By default, the input synchronizer is clocked only when an input read is requested. This will delay the read operation by two CLK\_PORT cycles. To remove the delay, the input synchronizers for each PORT group of eight pins can be configured to be always active, but this will increase power consumption. This is enabled by writing '1' to the corresponding SAMPLINGn bit field of the CTRL register, see CTRL.SAMPLING for details. To use pin y as one of the available peripheral functions, the corresponding PMUXEN bit of the PINCFGy register must be '1'. The PINCFGy register for pin y is at byte offset (PINCFG0 + [y]). The peripheral function can be selected by setting the PMUXO or PMUXE in the PMUXn register. The PMUXO/PMUXE is at byte offset PMUX0 + (y/2). The chosen peripheral must also be configured and enabled. #### **Related Links** I/O Multiplexing and Considerations #### 23.6.3 I/O Pin Configuration The Pin Configuration register (PINCFGy) is used for additional I/O pin configuration. A pin can be set in a totem-pole or pull configuration. As pull configuration is done through the Pin Configuration register, all intermediate PORT states during switching of pin direction and pin values are avoided. The I/O pin configurations are described further in this chapter, and summarized in Table 23-2. ## 23.6.3.1 Pin Configurations Summary **Table 23-2. Pin Configurations Summary** | DIR | INEN | PULLEN | OUT | Configuration | |-----|------|--------|-----|-------------------------------------------| | 0 | 0 | 0 | X | Reset or analog I/O: all digital disabled | | 0 | 0 | 1 | 0 | Pull-down; input disabled | | 0 | 0 | 1 | 1 | Pull-up; input disabled | | 0 | 1 | 0 | X | Input | | 0 | 1 | 1 | 0 | Input with pull-down | | 0 | 1 | 1 | 1 | Input with pull-up | | 1 | 0 | X | X | Output; input disabled | | 1 | 1 | X | X | Output; input enabled | ## 23.6.3.2 Input Configuration Figure 23-4. I/O configuration - Standard Input Figure 23-5. I/O Configuration - Input with Pull Note: When pull is enabled, the pull value is defined by the OUT value. #### 23.6.3.3 Totem-Pole Output When configured for totem-pole (push-pull) output, the pin is driven low or high according to the corresponding bit setting in the OUT register. In this configuration there is no current limitation for sink or source other than what the pin is capable of. If the pin is configured for input, the pin will float if no external pull is connected. Note: Enabling the output driver will automatically disable pull. Figure 23-6. I/O Configuration - Totem-Pole Output with Disabled Input Figure 23-7. I/O Configuration - Totem-Pole Output with Enabled Input Figure 23-8. I/O Configuration - Output with Pull ## 23.6.3.4 Digital Functionality Disabled Neither Input nor Output functionality are enabled. Figure 23-9. I/O Configuration - Reset or Analog I/O: Digital Output, Input and Pull Disabled ## 23.6.4 PORT Access Priority The PORT is accessed by different systems: - The ARM® CPU through the ARM® single-cycle I/O port (IOBUS) - The ARM® CPU through the high-speed matrix and the AHB/APB bridge (APB) The following priority is adopted: - 1. ARM® CPU IOBUS (No wait tolerated) - 2. APB ## 23.7 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------|----------|----------|--------------------------------|-------------|--|--------|----------|--------|--------|--------| | 0x00 | | 7:0 | | | | DIR | [7:0] | | | | | 0x01 | DID | 15:8 | | | | DIR[ | 15:8] | | | | | 0x02 | DIR | 23:16 | | | | DIR[2 | 23:16] | | | | | 0x03 | | 31:24 | | | | DIR[3 | 31:24] | | | | | 0x04 | | 7:0 | | | | DIRCL | -R[7:0] | | | | | 0x05 | DIDOLD | 15:8 | | | | DIRCL | R[15:8] | | | | | 0x06 | DIRCLR | 23:16 | | | | DIRCLE | R[23:16] | | | | | 0x07 | | 31:24 | | | | DIRCLE | R[31:24] | | | | | 0x08 | | 7:0 | | | | DIRSE | T[7:0] | | | | | 0x09 | DIDOET | 15:8 | | | | DIRSE | T[15:8] | | | | | 0x0A | DIRSET | 23:16 | | | | DIRSE | Γ[23:16] | | | | | 0x0B | | 31:24 | | | | DIRSE | Γ[31:24] | | | | | 0x0C | | 7:0 | | | | DIRTO | GL[7:0] | | | | | 0x0D | DIDTO | 15:8 | | | | DIRTG | L[15:8] | | | | | 0x0E | DIRTGL | 23:16 | | | | DIRTGI | _[23:16] | | | | | 0x0F | | 31:24 | | | | DIRTGI | _[31:24] | | | | | 0x10 | | 7:0 | | | | OUT | [7:0] | | | | | 0x11 | OUT | 15:8 | | | | OUT | [15:8] | | | | | 0x12 | 001 | 23:16 | | | | OUT[ | 23:16] | | | | | 0x13 | | 31:24 | | | | OUT[ | 31:24] | | | | | 0x14 | | 7:0 | | OUTCLR[7:0] | | | | | | | | 0x15 | OUTCLR | 15:8 | | | | OUTCL | .R[15:8] | | | | | 0x16 | OUTCLR | 23:16 | | | | OUTCLI | R[23:16] | | | | | 0x17 | | 31:24 | | | | OUTCLI | R[31:24] | | | | | 0x18 | | 7:0 | | | | OUTSI | ET[7:0] | | | | | 0x19 | OUTSET | 15:8 | | | | OUTSE | T[15:8] | | | | | 0x1A | 0013E1 | 23:16 | | | | OUTSE | T[23:16] | | | | | 0x1B | | 31:24 | | | | OUTSE | T[31:24] | | | | | 0x1C | | 7:0 | | | | OUTTO | GL[7:0] | | | | | 0x1D | OUTTGL | 15:8 | | | | OUTTG | GL[15:8] | | | | | 0x1E | JULIGE | 23:16 | | | | OUTTG | L[23:16] | | | | | 0x1F | | 31:24 | | | | OUTTG | L[31:24] | | | | | 0x20 | | 7:0 | | | | IN[ | 7:0] | | | | | 0x21 | IN | 15:8 | | | | IN[1 | 5:8] | | | | | 0x22 | 114 | 23:16 | | | | IN[2 | 3:16] | | | | | 0x23 | | 31:24 | IN[31:24] | | | | | | | | | 0x24 | | 7:0 | SAMPLING[7:0] | | | | | | | | | 0x25 | CTRL | 15:8 | SAMPLING[15:8] SAMPLING[23:16] | | | | | | | | | 0x26 | OTTLE | 23:16 | | | | | | | | | | 0x27 | | 31:24 | SAMPLING[31:24] | | | | | | | | | 0x28 | | 7:0 | | | | | SK[7:0] | | | | | 0x29 | WRCONFIG | 15:8 | | | | PINMAS | SK[15:8] | | | | | 0x2A | THOOM TO | 23:16 | | DRVSTR | | | | PULLEN | INEN | PMUXEN | | 0x2B | | 31:24 | HWSEL | WRPINCFG | | WRPMUX | | PMU | X[3:0] | | | Offset | Name | Bit Pos. | | | | | | | | | |--------------|----------------------|------------|---------------|------------|--|------------|------------------|---------|------------------|--| | 0x2C | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x2F | | | | | | | | | | | | 0x30 | PMUX0 | 7:0 | PMUX | O[3:0] | | PMUXE[3:0] | | | | | | 0x31 | PMUX1 | 7:0 | PMUXO[3:0] | | | PMUXE[3:0] | | | | | | 0x32 | PMUX2 | 7:0 | | PMUXO[3:0] | | | PMUXE[3:0] | | | | | 0x33 | PMUX3 | 7:0 | | PMUXO[3:0] | | | | XE[3:0] | | | | 0x34 | PMUX4 | 7:0 | PMUX | | | | | XE[3:0] | | | | 0x35 | PMUX5 | 7:0 | PMUX | | | | | XE[3:0] | | | | 0x36 | PMUX6 | 7:0 | PMUX | | | | | XE[3:0] | | | | 0x37 | PMUX7 | 7:0 | PMUX | | | | | XE[3:0] | | | | 0x38 | PMUX8 | 7:0 | PMUX | | | | | XE[3:0] | | | | 0x39 | PMUX9 | 7:0 | PMUX | | | | | XE[3:0] | | | | 0x3A | PMUX10 | 7:0 | PMUX | | | | | XE[3:0] | | | | 0x3B | PMUX11 | 7:0 | PMUX | | | | | XE[3:0] | | | | 0x3C | PMUX12 | 7:0 | PMUX | | | | | XE[3:0] | | | | 0x3D | PMUX13 | 7:0 | PMUX | | | | | XE[3:0] | | | | 0x3E | PMUX14 | 7:0 | PMUX | | | | | XE[3:0] | | | | 0x3F | PMUX15 | 7:0 | PMUX | O[3:0] | | | | XE[3:0] | | | | 0x40 | PINCFG0 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x41 | PINCFG1 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x42 | PINCFG2 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x43 | PINCFG3 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x44 | PINCFG4 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x45 | PINCFG5 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x46 | PINCFG6 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x47 | PINCFG7 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x48 | PINCFG8 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x49 | PINCFG9 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x4A | PINCFG10 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x4B | PINCFG11 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x4C | PINCFG12 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x4D | PINCEG14 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x4E | PINCEG15 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x4F<br>0x50 | PINCFG15<br>PINCFG16 | 7:0<br>7:0 | DRVSTR DRVSTR | | | | PULLEN<br>PULLEN | INEN | PMUXEN<br>PMUXEN | | | 0x50<br>0x51 | PINCFG16 PINCFG17 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x51 | PINCFG17 PINCFG18 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x52<br>0x53 | PINCFG19 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x53 | PINCFG20 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x55 | PINCFG21 | 7:0 | | | | | PULLEN | INEN | PMUXEN | | | 0x56 | PINCFG22 | 7:0 | DRVSTR | | | PULLEN | INEN | PMUXEN | | | | 0x57 | PINCFG23 | 7:0 | DRVSTR DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x58 | PINCFG24 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x59 | PINCFG25 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x5A | PINCFG26 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0x5B | PINCFG27 | 7:0 | DRVSTR | | | | PULLEN | INEN | PMUXEN | | | 0,000 | 1 11101 321 | 1.0 | DIVOTR | | | | I JLLLIN | IINLIN | INIOALIN | | | Offset | Name | Bit Pos. | | | | | | |--------|----------|----------|--------|--|--------|------|--------| | 0x5C | PINCFG28 | 7:0 | DRVSTR | | PULLEN | INEN | PMUXEN | | 0x5D | PINCFG29 | 7:0 | DRVSTR | | PULLEN | INEN | PMUXEN | | 0x5E | PINCFG30 | 7:0 | DRVSTR | | PULLEN | INEN | PMUXEN | | 0x5F | PINCFG31 | 7:0 | DRVSTR | | PULLEN | INEN | PMUXEN | ## 23.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC write-protection is denoted by the "PAC Write-Protection" property in each individual register description. For details, refer to Register Access Protection. #### 23.8.1 Data Direction This register allows the user to configure one or more I/O pins as an input or output. This register can be manipulated without doing a read-modify-write operation by using the Data Direction Toggle (DIRTGL), Data Direction Clear (DIRCLR) and Data Direction Set (DIRSET) registers. Name: DIR Offset: 0x00 **Reset:** 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|-------|--------|-----|-----|-----| | | | | | DIR[3 | 31:24] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DIR[2 | 23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DIR[ | 15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DIR | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 31:0 - DIR[31:0]: Port Data Direction These bits set the data direction for the individual I/O pins in the PORT group. | Value | Description | |-------|-------------------------------------------------------------------------| | 0 | The corresponding I/O pin in the PORT group is configured as an input. | | 1 | The corresponding I/O pin in the PORT group is configured as an output. | #### 23.8.2 Data Direction Clear This register allows the user to set one or more I/O pins as an input, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Direction (DIR), Data Direction Toggle (DIRTGL) and Data Direction Set (DIRSET) registers. Name: DIRCLR Offset: 0x04 Reset: 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|--------|----------|-----|-----|-----| | | | | | DIRCLE | R[31:24] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DIRCLE | R[23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DIRCL | R[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DIRCL | _R[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 31:0 - DIRCLR[31:0]: Port Data Direction Clear Writing a '0' to a bit has no effect. Writing a '1' to a bit will clear the corresponding bit in the DIR register, which configures the I/O pin as an input. | Value | Description | |-------|--------------------------------------------------------------------------| | 0 | The corresponding I/O pin in the PORT group will keep its configuration. | | 1 | The corresponding I/O pin in the PORT group is configured as input. | #### 23.8.3 Data Direction Set This register allows the user to set one or more I/O pins as an output, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Direction (DIR), Data Direction Toggle (DIRTGL) and Data Direction Clear (DIRCLR) registers. Name: DIRSET Offset: 0x08 **Reset:** 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|--------|----------|-----|-----|-----| | | | | | DIRSE" | T[31:24] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DIRSE | T[23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DIRSE | T[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DIRSE | ET[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:0 - DIRSET[31:0]: Port Data Direction Set Writing '0' to a bit has no effect. Writing '1' to a bit will set the corresponding bit in the DIR register, which configures the I/O pin as an output. | Value | Description | |-------|--------------------------------------------------------------------------| | 0 | The corresponding I/O pin in the PORT group will keep its configuration. | | 1 | The corresponding I/O pin in the PORT group is configured as an output. | #### 23.8.4 Data Direction Toggle This register allows the user to toggle the direction of one or more I/O pins, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Direction (DIR), Data Direction Set (DIRSET) and Data Direction Clear (DIRCLR) registers. Name: DIRTGL Offset: 0x0C **Reset:** 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-----|-----|--------|----------|-----|-----|-----| | | | | | DIRTGI | _[31:24] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | | | | | | | | | |--------|--------------|-----|-----|--------|----------|-----|-----|-----| | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | DIRTGI | _[23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DIRTGL[15:8] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DIRTGL[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 31:0 - DIRTGL[31:0]: Port Data Direction Toggle Writing '0' to a bit has no effect. Writing '1' to a bit will toggle the corresponding bit in the DIR register, which reverses the direction of the I/O pin. | Value | Description | |-------|--------------------------------------------------------------------------| | 0 | The corresponding I/O pin in the PORT group will keep its configuration. | | 1 | The direction of the corresponding I/O pin is toggled. | #### 23.8.5 Data Output Value This register sets the data output drive value for the individual I/O pins in the PORT. This register can be manipulated without doing a read-modify-write operation by using the Data Output Value Clear (OUTCLR), Data Output Value Set (OUTSET), and Data Output Value Toggle (OUTTGL) registers. Name: OUT Offset: 0x10 **Reset:** 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|------------|-----|-----|------|--------|-----|-----|-----|--|--| | | OUT[31:24] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | OUT[ | 23:16] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | OUT | [15:8] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|----------|-----|-----|-----|-----|-----|-----|-----|--| | | OUT[7:0] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 31:0 - OUT[31:0]: PORT Data Output Value For pins configured as outputs via the Data Direction register (DIR), these bits set the logical output drive level. For pins configured as inputs via the Data Direction register (DIR) and with pull enabled via the Pull Enable bit in the Pin Configuration register (PINCFG.PULLEN), these bits will set the input pull direction. | Value | Description | |-------|---------------------------------------------------------------------------------------| | 0 | The I/O pin output is driven low, or the input is connected to an internal pull-down. | | 1 | The I/O pin output is driven high, or the input is connected to an internal pull-up. | #### 23.8.6 Data Output Value Clear This register allows the user to set one or more output I/O pin drive levels low, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Output Value (OUT), Data Output Value Toggle (OUTTGL) and Data Output Value Set (OUTSET) registers. Name: OUTCLR Offset: 0x14 **Reset:** 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|---------------|-----|-----|-------|----------|-----|-----|-----|--|--| | | OUTCLR[31:24] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | OUTCL | R[23:16] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | OUTCL | .R[15:8] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | OUTC | LR[7:0] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ## Bits 31:0 - OUTCLR[31:0]: PORT Data Output Value Clear Writing '0' to a bit has no effect. Writing '1' to a bit will clear the corresponding bit in the OUT register. Pins configured as outputs via the Data Direction register (DIR) will be set to low output drive level. Pins configured as inputs via DIR and with pull enabled via the Pull Enable bit in the Pin Configuration register (PINCFG.PULLEN) will set the input pull direction to an internal pull-down. | Value | Description | |-------|-----------------------------------------------------------------------------------------------------| | 0 | The corresponding I/O pin in the PORT group will keep its configuration. | | 1 | The corresponding I/O pin output is driven low, or the input is connected to an internal pull-down. | #### 23.8.7 Data Output Value Set This register allows the user to set one or more output I/O pin drive levels high, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Output Value (OUT), Data Output Value Toggle (OUTTGL) and Data Output Value Clear (OUTCLR) registers. Name: OUTSET Offset: 0x18 Reset: 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|---------------|-----|-----|-------|----------|-----|-----|-----|--|--| | | OUTSET[31:24] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | OUTSE | T[23:16] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | OUTSE | T[15:8] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | OUTS | ET[7:0] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | #### Bits 31:0 - OUTSET[31:0]: PORT Data Output Value Set Writing '0' to a bit has no effect. Writing '1' to a bit will set the corresponding bit in the OUT register, which sets the output drive level high for I/O pins configured as outputs via the Data Direction register (DIR). For pins configured as inputs via Data Direction register (DIR) with pull enabled via the Pull Enable register (PULLEN), these bits will set the input pull direction to an internal pull-up. | Value | Description | |-------|-------------------------------------------------------------------------------------------------| | 0 | The corresponding I/O pin in the group will keep its configuration. | | 1 | The corresponding I/O pin output is driven high, or the input is connected to an internal pull- | | | up. | #### 23.8.8 Data Output Value Toggle This register allows the user to toggle the drive level of one or more output I/O pins, without doing a read-modify-write operation. Changes in this register will also be reflected in the Data Output Value (OUT), Data Output Value Set (OUTSET) and Data Output Value Clear (OUTCLR) registers. Name: OUTTGL Offset: 0x1C **Reset:** 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|-----|---------------|-----|-------|----------|-----|-----|-----|--|--|--| | | | OUTTGL[31:24] | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | OUTTG | L[23:16] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | OUTTO | GL[15:8] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | OUTT | GL[7:0] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | #### Bits 31:0 - OUTTGL[31:0]: PORT Data Output Value Toggle Writing '0' to a bit has no effect. Writing '1' to a bit will toggle the corresponding bit in the OUT register, which inverts the output drive level for I/O pins configured as outputs via the Data Direction register (DIR). For pins configured as inputs via Data Direction register (DIR) with pull enabled via the Pull Enable register (PULLEN), these bits will toggle the input pull direction. | Value | Description | |-------|--------------------------------------------------------------------------| | 0 | The corresponding I/O pin in the PORT group will keep its configuration. | | 1 | The corresponding OUT bit value is toggled. | #### 23.8.9 Data Input Value Name: IN Offset: 0x20 **Reset:** 0x00000000 Property: - | _ | | | | | | | | | |--------|----|----|----|------|-------|----|----|----| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | IN[3 | 1:24] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | IN[2 | 3:16] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | IN[1 | 5:8] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | 7:0] | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | ## Bits 31:0 - IN[31:0]: PORT Data Input Value These bits are cleared when the corresponding I/O pin input sampler detects a logical low level on the input pin. These bits are set when the corresponding I/O pin input sampler detects a logical high level on the input pin. ### 23.8.10 Control Name: CTRL Offset: 0x24 **Reset:** 0x00000000 Property: PAC Write-Protection | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |-----------------|-------------------------|-------------------------------------|------------------------------------------------|--------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SAMPLING[31:24] | | | | | | | | | | | W | W | W | W | W | W | W | W | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | SAMPLI | NG[23:16] | | | | | | | W | W | W | W | W | W | W | W | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | SAMPLI | NG[15:8] | | | | | | | W | W | W | W | W | W | W | W | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 0<br>23<br>W<br>0<br>15 | W W 0 0 0 23 22 W W 0 0 0 15 14 W W | W W W 0 0 0 0 23 22 21 W W W 0 0 0 0 15 14 13 | SAMPLING SAMPLING SAMPLING W W W W W W W W W | SAMPLING[31:24] | SAMPLING[31:24] W W W W W 0 0 0 0 0 23 22 21 20 19 18 SAMPLING[23:16] W W W W W 0 0 0 0 0 15 14 13 12 11 10 SAMPLING[15:8] W W W W W | SAMPLING[31:24] W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W W <t< td=""></t<> | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---------------|---|---|---|---|---|---|---|--| | | SAMPLING[7:0] | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 31:0 - SAMPLING[31:0]: Input Sampling Mode Configures the input sampling functionality of the I/O pin input samplers, for pins configured as inputs via the Data Direction register (DIR). The input samplers are enabled and disabled in sub-groups of eight. Thus if any pins within a byte request continuous sampling, all pins in that eight pin sub-group will be continuously sampled. | Value | Description | |-------|---------------------------------------------| | 0 | The I/O pin input synchronizer is disabled. | | 1 | The I/O pin input synchronizer is enabled. | #### 23.8.11 Write Configuration This write-only register is used to configure several pins simultaneously with the same configuration and/or peripheral multiplexing. In order to avoid side effect of non-atomic access, 8-bit or 16-bit writes to this register will have no effect. Reading this register always returns zero. Name: WRCONFIG Offset: 0x28 **Reset:** 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------------|----------|--------|----------|----|--------|-------------------|--------| | | HWSEL | WRPINCFG | | WRPMUX | | PMU | <b>&lt;</b> [3:0] | | | Access | W | W | | W | W | W | W | W | | Reset | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | DRVSTR | | | | PULLEN | INEN | PMUXEN | | Access | | W | | | | W | W | W | | Reset | | 0 | | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | PINMAS | SK[15:8] | | | | | | Access | W | W | W | W | W | W | W | W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PINMASK[7:0] | | | | | | | | | Access | W | W | W | W | W | W | W | W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 31 - HWSEL: Half-Word Select This bit selects the half-word field of a 32-PORT group to be reconfigured in the atomic write operation. This bit will always read as zero. | Value | Description | |-------|---------------------------------------------------------| | 0 | The lower 16 pins of the PORT group will be configured. | | 1 | The upper 16 pins of the PORT group will be configured. | #### Bit 30 - WRPINCFG: Write PINCFG This bit determines whether the atomic write operation will update the Pin Configuration register (PINCFGy) or not for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits. Writing '0' to this bit has no effect. Writing '1' to this bit updates the configuration of the selected pins with the written WRCONFIG.DRVSTR, WRCONFIG.PULLEN, WRCONFIG.INEN, WRCONFIG.PMUXEN and WRCONFIG.PINMASK values. This bit will always read as zero. | Value | Description | |-------|-----------------------------------------------------------------| | 0 | The PINCFGy registers of the selected pins will not be updated. | | 1 | The PINCFGy registers of the selected pins will be updated. | #### Bit 28 - WRPMUX: Write PMUX This bit determines whether the atomic write operation will update the Peripheral Multiplexing register (PMUXn) or not for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits. Writing '0' to this bit has no effect. Writing '1' to this bit updates the pin multiplexer configuration of the selected pins with the written WRCONFIG. PMUX value. This bit will always read as zero. | Value | Description | |-------|---------------------------------------------------------------| | 0 | The PMUXn registers of the selected pins will not be updated. | | 1 | The PMUXn registers of the selected pins will be updated. | #### Bits 27:24 - PMUX[3:0]: Peripheral Multiplexing These bits determine the new value written to the Peripheral Multiplexing register (PMUXn) for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits, when the WRCONFIG.WRPMUX bit is set. These bits will always read as zero. #### Bit 22 - DRVSTR: Output Driver Strength Selection This bit determines the new value written to PINCFGy.DRVSTR for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits, when the WRCONFIG.WRPINCFG bit is set. This bit will always read as zero. ### Bit 18 - PULLEN: Pull Enable This bit determines the new value written to PINCFGy.PULLEN for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits, when the WRCONFIG.WRPINCFG bit is set. This bit will always read as zero. #### Bit 17 - INEN: Input Enable This bit determines the new value written to PINCFGy.INEN for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits, when the WRCONFIG.WRPINCFG bit is set. This bit will always read as zero. #### Bit 16 - PMUXEN: Peripheral Multiplexer Enable This bit determines the new value written to PINCFGy.PMUXEN for all pins selected by the WRCONFIG.PINMASK and WRCONFIG.HWSEL bits, when the WRCONFIG.WRPINCFG bit is set. This bit will always read as zero. ## Bits 15:0 - PINMASK[15:0]: Pin Mask for Multiple Pin Configuration These bits select the pins to be configured within the half-word group selected by the WRCONFIG.HWSEL bit. These bits will always read as zero. | Value | Description | |-------|-----------------------------------------------------------------------------------------------| | 0 | The configuration of the corresponding I/O pin in the half-word group will be left unchanged. | | 1 | The configuration of the corresponding I/O pin in the half-word PORT group will be updated. | #### 23.8.12 Peripheral Multiplexing n There are up to 16 Peripheral Multiplexing registers in each group, one for every set of two subsequent I/O lines. The n denotes the number of the set of I/O lines. Name: PMUXn **Offset:** 0x30 + n\*0x01 [n=0..15] Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------------|-----|-----|-----|------------|-----|-----|-----| | | PMUXO[3:0] | | | | PMUXE[3:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:4 - PMUXO[3:0]: Peripheral Multiplexing for Odd-Numbered Pin These bits select the peripheral function for odd-numbered pins (2\*n + 1) of a PORT group, if the corresponding PINCFGy.PMUXEN bit is '1'. Not all possible values for this selection may be valid. For more details, refer to the I/O Multiplexing and Considerations. | PMUXO[3:0] | Name | Description | |------------|------|--------------------------------| | 0x0 | Α | Peripheral function A selected | | 0x1 | В | Peripheral function B selected | | 0x2 | С | Peripheral function C selected | | 0x3 | D | Peripheral function D selected | | 0x4 | E | Peripheral function E selected | | 0x5 | F | Peripheral function F selected | | 0x6 | G | Peripheral function G selected | | 0x7 | Н | Peripheral function H selected | | PMUXO[3:0] | Name | Description | |------------|------|--------------------------------| | 0x8 | I | Peripheral function I selected | | 0x9-0xF | - | Reserved | #### Bits 3:0 - PMUXE[3:0]: Peripheral Multiplexing for Even-Numbered Pin These bits select the peripheral function for even-numbered pins (2\*n) of a PORT group, if the corresponding PINCFGy.PMUXEN bit is '1'. Not all possible values for this selection may be valid. For more details, refer to the I/O Multiplexing and Considerations. | PMUXE[3:0] | Name | Description | |------------|------|--------------------------------| | 0x0 | Α | Peripheral function A selected | | 0x1 | В | Peripheral function B selected | | 0x2 | С | Peripheral function C selected | | 0x3 | D | Peripheral function D selected | | 0x4 | Е | Peripheral function E selected | | 0x5 | F | Peripheral function F selected | | 0x6 | G | Peripheral function G selected | | 0x7 | Н | Peripheral function H selected | | 0x8 | I | Peripheral function I selected | | 0x9-0xF | - | Reserved | #### 23.8.13 Pin Configuration There are up to 32 Pin Configuration registers in each PORT group, one for each I/O line. Name: PINCFGn **Offset:** 0x40 + n\*0x01 [n=0..31] Reset: 0x00 Property: PAC Write-Protection #### Bit 6 - DRVSTR: Output Driver Strength Selection This bit controls the output driver strength of an I/O pin configured as an output. | Value | Description | |-------|-------------------------------------------------------| | 0 | Pin drive strength is set to normal drive strength. | | 1 | Pin drive strength is set to stronger drive strength. | #### Bit 2 - PULLEN: Pull Enable This bit enables the internal pull-up or pull-down resistor of an I/O pin configured as an input. | Value | Description | |-------|-----------------------------------------------------------------------------------------------------------------------| | 0 | Internal pull resistor is disabled, and the input is in a high-impedance configuration. | | 1 | Internal pull resistor is enabled, and the input is driven to a defined logic level in the absence of external input. | #### Bit 1 - INEN: Input Enable This bit controls the input buffer of an I/O pin configured as either an input or output. Writing a zero to this bit disables the input buffer completely, preventing read-back of the physical pin state when the pin is configured as either an input or output. | Valu | Description | |------|---------------------------------------------------------------------------------------------| | 0 | Input buffer for the I/O pin is disabled, and the input value will not be sampled. | | 1 | Input buffer for the I/O pin is enabled, and the input value will be sampled when required. | #### Bit 0 - PMUXEN: Peripheral Multiplexer Enable This bit enables or disables the peripheral multiplexer selection set in the Peripheral Multiplexing register (PMUXn) to enable or disable alternative peripheral control over an I/O pin direction and output drive value. Writing a zero to this bit allows the PORT to control the pad direction via the Data Direction register (DIR) and output drive value via the Data Output Value register (OUT). The peripheral multiplexer value in PMUXn is ignored. Writing '1' to this bit enables the peripheral selection in PMUXn to control the pad. In this configuration, the physical pin state may still be read from the Data Input Value register (IN) if PINCFGn.INEN is set. | Value | Description | |-------|------------------------------------------------------------------------------------------------| | 0 | The peripheral multiplexer selection is disabled, and the PORT registers control the direction | | | and output drive value. | | 1 | The peripheral multiplexer selection is enabled, and the selected peripheral function controls | | | the direction and output drive value. | ## 24. EVSYS – Event System #### 24.1 Overview The Event System (EVSYS) allows autonomous, low-latency and configurable communication between peripherals. Several peripherals can be configured to generate and/or respond to signals known as events. The exact condition to generate an event, or the action taken upon receiving an event, is specific to each peripheral. Peripherals that respond to events are called event users. Peripherals that generate events are called event generators. A peripheral can have one or more event generators and can have one or more event users. Communication is made without CPU intervention and without consuming system resources such as bus or RAM bandwidth. This reduces the load on the CPU and other system resources, compared to a traditional interrupt-based system. #### 24.2 Features - 12 configurable event channels, where each channel can: - Be connected to any event generator. - Provide a pure asynchronous, resynchronized or synchronous path - 74 event generators. - 29 event users. - Configurable edge detector. - Peripherals can be event generators, event users, or both. - SleepWalking and interrupt for operation in sleep modes. - Software event generation. - Each event user can choose which channel to respond to. ## 24.3 Block Diagram Figure 24-1. Event System Block Diagram ### 24.4 Signal Description Not applicable. ## 24.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 24.5.1 I/O Lines Not applicable. #### 24.5.2 Power Management The EVSYS can be used to wake up the CPU from all sleep modes, even if the clock used by the EVSYS channel and the EVSYS bus clock are disabled. Refer to the *PM – Power Manager* for details on the different sleep modes. In all sleep modes, although the clock for the EVSYS is stopped, the device still can wake up the EVSYS clock. Some event generators can generate an event when their clocks are stopped. #### **Related Links** PM - Power Manager #### 24.5.3 Clocks The EVSYS bus clock (CLK\_EVSYS\_APB) can be enabled and disabled in the Main Clock module, and the default state of CLK\_EVSYS\_APB can be found in *Peripheral Clock Masking*. Each EVSYS channel has a dedicated generic clock (GCLK\_EVSYS\_CHANNEL\_n). These are used for event detection and propagation for each channel. These clocks must be configured and enabled in the generic clock controller before using the EVSYS. Refer to GCLK - Generic Clock Controller for details. #### **Related Links** Peripheral Clock Masking GCLK - Generic Clock Controller #### 24.5.4 DMA Not applicable. #### 24.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. Using the EVSYS interrupts requires the interrupt controller to be configured first. Refer to *Nested Vector Interrupt Controller* for details. #### **Related Links** Nested Vector Interrupt Controller #### 24.5.6 Events Not applicable. #### 24.5.7 Debug Operation When the CPU is halted in debug mode, this peripheral will continue normal operation. If the peripheral is configured to require periodical service by the CPU through interrupts or similar, improper operation or data loss may result during debugging. This peripheral can be forced to halt operation during debugging. #### 24.5.8 Register Access Protection Registers with write-access can be optionally write-protected by the Peripheral Access Controller (PAC), except the following: • Interrupt Flag Status and Clear register (INTFLAG) **Note:** Optional write-protection is indicated by the "PAC Write-Protection" property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. #### 24.5.9 Analog Connections Not applicable. ### 24.6 Functional Description #### 24.6.1 Principle of Operation The Event System consists of several channels which route the internal events from peripherals (generators) to other internal peripherals or IO pins (users). Each event generator can be selected as source for multiple channels, but a channel cannot be set to use multiple event generators at the same time. #### 24.6.2 Basic Operation #### 24.6.2.1 Initialization Before enabling events routing within the system, the User Multiplexer (USER) and Channel (CHANNEL) register must be configured. The User Multiplexer (USER) must be configured first. Configure the User Multiplexer (USER) register: - 1. The channel to be connected to a user is written to the Channel bit group (USER.CHANNEL) - 2. The user to connect the channel is written to the User bit group (USER.USER) Configure the Channel (CHANNEL) register: - 1. The channel to be configured is written to the Channel Selection bit group (CHANNEL.CHANNEL) - 2. The path to be used is written to the Path Selection bit group (CHANNEL.PATH) - 3. The type of edge detection to use on the channel is written to the Edge Selection bit group (CHANNEL.EDGSEL) - 4. The event generator to be used is written to the Event Generator bit group (CHANNEL.EVGEN) #### 24.6.2.2 Enabling, Disabling and Resetting The EVSYS is always enabled. The EVSYS is reset by writing a '1' to the Software Reset bit in the Control register (CTRL.SWRST). All registers in the EVSYS will be reset to their initial state and all ongoing events will be canceled. Refer to CTRL.SWRST register for details. #### 24.6.2.3 User Multiplexer Setup The user multiplexer defines the channel to be connected to which event user. Each user multiplexer is dedicated to one event user. A user multiplexer receives all event channels output and must be configured to select one of these channels, as shown in the next figure. The channel is selected with the Channel bit group in the USER register (USER.CHANNEL). The user multiplexer must always be configured before the channel. A full list of selectable users can be found in the User Multiplexer register (USER) description. Refer to UserList for details. To configure a user multiplexer, the USER register must be written in a single 16-bit write. It is possible to read out the configuration of a user by first selecting the user by writing to USER.USER using an 8-bit write and then performing a read of the 16-bit USER register. Figure 24-2. User MUX #### 24.6.2.4 Channel Setup An event channel can select one event from a list of event generators. Depending on configuration, the selected event could be synchronized, resynchronized or asynchronously sent to the users. When synchronization or resynchronization is required, the channel includes an internal edge detector, allowing the Event System to generate internal events when rising, falling or both edges are detected on the selected event generator. An event channel is able to generate internal events for the specific software commands. All these configurations are available in the Channel register (CHANNEL). To configure a channel, the Channel register must be written in a single 32-bit write. It is possible to read out the configuration of a channel by first selecting the channel by writing to CHANNEL.CHANNEL using a, 8-bit write, and then performing a read of the CHANNEL register. #### 24.6.2.5 Channel Path There are three different ways to propagate the event provided by an event generator: - Asynchronous path - · Synchronous path - Resynchronized path Figure 24-3. Channel The path is selected by writing to the Path Selection bit group in the Channel register (CHANNEL.PATH). #### **Asynchronous Path** When using the asynchronous path, the events are propagated from the event generator to the event user without intervention from the Event System. The GCLK for this channel (GCLK\_EVSYS\_CHANNEL\_n) is not mandatory, meaning that an event will be propagated to the user without any clock latency. When the asynchronous path is selected, the channel cannot generate any interrupts, and the Channel Status register (CHSTATUS) is always zero. No edge detection is available; this must be handled in the event user. When the event generator and the event user share the same generic clock, using the asynchronous path will propagate the event with the least amount of latency. #### **Synchronous Path** The synchronous path should be used when the event generator and the event channel share the same generator for the generic clock and also if event user supports synchronous path. If event user doesn't support synchronous path, asynchronous path has to be selected. If they do not share the same clock, a logic change from the event generator to the event channel might not be detected in the channel, which means that the event will not be propagated to the event user. For details on generic clock generators, refer to GCLK - Generic Clock Controller. When using the synchronous path, the channel is able to generate interrupts. The channel status bits in the Channel Status register (CHSTATUS) are also updated and available for use. If the Generic Clocks Request bit in the Control register (CTRL.GCLKREQ) is zero, the channel operates in SleepWalking mode and request the configured generic clock only when an event is to be propagated through the channel. If CTRL.GCLKREQ is one, the generic clock will always be on for the configured channel. #### Related Links GCLK - Generic Clock Controller #### **Resynchronized Path** The resynchronized path should be used when the event generator and the event channel do not share the same generic clock generator. When the resynchronized path is used, resynchronization of the event from the event generator is done in the channel. For details on generic clock generators, refer to *GCLK* - *Generic Clock Controller*. When the resynchronized path is used, the channel is able to generate interrupts. The channel status bits in the Channel Status register (CHSTATUS) are also updated and available for use. If the Generic Clocks Request bit in the Control register is zero (CTRL.GCLKREQ=0), the channel operates in SleepWalking mode and request the configured generic clock only when an event is to be propagated through the channel. If CTRL.GCLKREQ=1, the generic clock will always be on for the configured channel. #### Related Links GCLK - Generic Clock Controller #### 24.6.2.6 Edge Detection When synchronous or resynchronized paths are used, edge detection must be used. The event system can perform edge detection in three different ways: - Generate an event only on the rising edge - Generate an event only on the falling edge - Generate an event on rising and falling edges Edge detection is selected by writing to the Edge Selection bit group in the Channel register (CHANNEL.EDGSEL). If the generator event is a pulse, both edges cannot be selected. Use the rising edge or falling edge detection methods, depending on the generator event default level. #### 24.6.2.7 Event Generators Each event channel can receive the events form all event generators. All event generators are listed in the statement of CHANNEL.EVGEN. For details on event generation, refer to the corresponding module chapter. The channel event generator is selected by the Event Generator bit group in the Channel register (CHANNEL.EVGEN). By default, the channels are not connected to any event generators (ie, CHANNEL.EVGEN = 0) #### 24.6.2.8 Channel Status The Channel Status register (CHSTATUS) shows the status of the channels when using a synchronous or resynchronized path. There are two different status bits in CHSTATUS for each of the available channels: - The CHSTATUS.CHBUSYn bit will be set when an event on the corresponding channel n has not been handled by all event users connected to that channel. - The CHSTATUS.USRRDYn bit will be set when all event users connected to the corresponding channel are ready to handle incoming events on that channel. #### 24.6.2.9 Software Event A software event can be initiated on a channel by setting the Software Event bit in the Channel register (CHANNEL.SWEVT) to '1' at the same time as writing the Channel bits (CHANNEL.CHANNEL). This will generate a software event on the selected channel. The software event can be used for application debugging, and functions like any event generator. To use the software event, the event path must be configured to either a synchronous path or resynchronized path (CHANNEL.PATH = 0x0 or 0x1), edge detection must be configured to rising-edge detection (CHANNEL.EDGSEL= 0x1) and the Generic Clock Request bit must be set to '1' (CTRL.GCLKREQ=0x1). #### 24.6.3 Interrupts The EVSYS has the following interrupt sources: - Overrun Channel n (OVRn): for details, refer to *The Overrun Channel n Interrupt* section. - Event Detected Channel n (EVDn): for details, refer to The Event Detected Channel n Interrupt section. These interrupts events are asynchronous wake-up sources. See Sleep Mode Controller. Each interrupt source has an interrupt flag which is in the Interrupt Flag Status and Clear (INTFLAG) register. The flag is set when the interrupt is issued. Each interrupt event can be individually enabled by setting a '1' to the corresponding bit in the Interrupt Enable Set (INTENSET) register, and disabled by setting a '1' to the corresponding bit in the Interrupt Enable Clear (INTENCLR) register. An interrupt event is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt event works until the interrupt flag is cleared, the interrupt is disabled, or the Event System is reset. See INTFLAG for details on how to clear interrupt flags. All interrupt events from the peripheral are ORed together on system level to generate one combined interrupt request to the NVIC. Refer to the *Nested Vector Interrupt Controller* for details. The event user must read the INTFLAG register to determine what the interrupt condition is. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to *Nested Vector Interrupt Controller* for details. #### Related Links Nested Vector Interrupt Controller Sleep Mode Controller #### 24.6.3.1 The Overrun Channel n Interrupt The Overrun Channel n interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.OVRn) will be set, and the optional interrupt will be generated in the following cases: - One or more event users on channel n is not ready when there is a new event. - An event occurs when the previous event on channel m has not been handled by all event users connected to that channel. The flag will only be set when using synchronous or resynchronized paths. In the case of asynchronous path, the INTFLAG.OVRn is always read as zero. #### Related Links Nested Vector Interrupt Controller #### 24.6.3.2 The Event Detected Channel n Interrupt The Event Detected Channel n interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.EVDn) is set when an event coming from the event generator configured on channel n is detected. The flag will only be set when using a synchronous or resynchronized paths. In the case of asynchronous path, the INTFLAG.EVDn is always zero. #### **Related Links** Nested Vector Interrupt Controller #### 24.6.4 Sleep Mode Operation The EVSYS can generate interrupts to wake up the device from any sleep mode. Some event generators can generate an event when the system clock is stopped. The generic clock (GCLK\_EVSYS\_CHANNELx) for this channel will be restarted if the channel uses a synchronized path or a resynchronized path, without waking the system from sleep. The clock remains active only as long as necessary to handle the event. After the event has been handled, the clock will be turned off and the system will remain in the original sleep mode. This is known as SleepWalking. When an asynchronous path is used, there is no need for the clock to be activated for the event to be propagated to the user. On a software reset, all registers are set to their reset values and any ongoing events are canceled. ## 24.7 Register Summary Table 24-1. Event System Register Summary | Offset | Name | Bit<br>Pos. | | | | | | | | | |--------|----------|-------------|---------|---------|---------|---------|------------|--------------|----------|---------| | 0x00 | CTRL | 7:0 | | | | GCLKREQ | | | | SWRST | | 0x01 | - | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x03 | | | | | | | | | | | | 0x04 | | 7:0 | | | | | | CHANN | NEL[3:0] | | | 0x05 | | 15:8 | | | | | | | | SWEVT | | 0x06 | CHANNEL | 23:16 | | | | | EVGEN[6:0] | I | | | | 0x07 | - | 31:24 | | | | | EDGS | EL[1:0] | PATI | H[1:0] | | 80x0 | | 7:0 | | | | | ı | USER[4:0] | | | | 0x09 | - USER | 15:8 | | | | | | CHANNEL[4:0] | | | | 0x0A | Reserved | | | | | | | | | | | 0x0B | Reserved | | | | | | | | | | | 0x0C | | 7:0 | USRRDY7 | USRRDY6 | USRRDY5 | USRRDY4 | USRRDY3 | USRRDY2 | USRRDY1 | USRRDY0 | | 0x0D | CHOTATHO | 15:8 | CHBUSY7 | CHBUSY6 | CHBUSY5 | CHBUSY4 | CHBUSY3 | CHBUSY2 | CHBUSY1 | CHBUSY0 | | 0x0E | CHSTATUS | 23:16 | | | | | USRRDY11 | USRRDY10 | USRRDY9 | USRRDY8 | | 0x0F | - | 31:24 | | | | | CHBUSY11 | CHBUSY10 | CHBUSY9 | CHBUSY8 | | 0x10 | | 7:0 | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | 0x11 | INTENCLD | 15:8 | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | 0x12 | INTENCLR | 23:16 | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | 0x13 | | 31:24 | | | | | EVD11 | EVD10 | EVD9 | EVD8 | | 0x14 | | 7:0 | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | 0x15 | INTENSET | 15:8 | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | 0x16 | INTENSET | 23:16 | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | 0x17 | | 31:24 | | | | | EVD11 | EVD10 | EVD9 | EVD8 | | 0x18 | | 7:0 | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | 0x19 | INTFLAG | 15:8 | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | 0x1A | INTELAG | 23:16 | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | 0x1B | | 31:24 | | | | | EVD11 | EVD10 | EVD9 | EVD8 | ## 24.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are enable-protected, meaning they can only be written when the module is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. Refer to Register Access Protection. #### 24.8.1 Control Name: CTRL Offset: 0x00 Reset: 0x00 **Property:** Write-Protected #### Bit 4 - GCLKREQ: Generic Clock Requests This bit is used to determine whether the generic clocks used for the different channels should be on all the time or only when an event needs the generic clock. Events propagated through asynchronous paths will not need a generic clock. | 1 | /alue | Description | |---|-------|------------------------------------------------------------------------| | C | | Generic clock is requested and turned on only if an event is detected. | | 1 | | Generic clock for a channel is always on. | #### Bit 0 - SWRST: Software Reset Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the EVSYS to their initial state. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. **Note:** Before applying a Software Reset it is recommended to disable the event generators. #### 24.8.2 Channel Name: CHANNEL Offset: 0x04 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|-------------|-----|-----------|-----| | | | | | | EDGSEL[1:0] | | PATH[1:0] | | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | _ | | | | | | | | | |--------|----|-----|-----|-----|------------|-------|----------|-------| | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | EVGEN[6:0] | | | | | Access | | R/W | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | SWEVT | | Access | | | | | | | | R/W | | Reset | | | | | | | | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | CHANN | IEL[3:0] | | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | ## Bits 27:26 - EDGSEL[1:0]: Edge Detection Selection These bits set the type of edge detection to be used on the channel. These bits must be written to zero when using the asynchronous path. | EDGSEL[1:0] | Name | Description | |-------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------| | 0x0 | NO_EVT_OUTPUT | No event output when using the resynchronized or synchronous path | | 0x1 | RISING_EDGE | Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path | | 0x2 | FALLING_EDGE | Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path | | 0x3 | BOTH_EDGES | Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path | #### Bits 25:24 - PATH[1:0]: Path Selection These bits are used to choose the path to be used by the selected channel. The path choice can be limited by the channel source. | PATH[1:0] | Name | Description | |-----------|----------------|---------------------| | 0x0 | SYNCHRONOUS | Synchronous path | | 0x1 | RESYNCHRONIZED | Resynchronized path | | 0x2 | ASYNCHRONOUS | Asynchronous path | | 0x3 | | Reserved | #### Bits 22:16 – EVGEN[6:0]: Event Generator Selection These bits are used to choose which event generator to connect to the selected channel. | Value | Event Generator | Description | |-------|-----------------|----------------------------------------------| | 0x00 | NONE | No event generator selected | | 0x01 | RTC CMP0 | Compare 0 (mode 0 and 1) or Alarm 0 (mode 2) | | 0x02 | RTC CMP1 | Compare 1 | | 0x03 | RTC OVF | Overflow | | 0x04 | RTC PER0 | Period 0 | | 0x05 | RTC PER1 | Period 1 | | 0x06 | RTC PER2 | Period 2 | | 0x07 | RTC PER3 | Period 3 | | 0x08 | RTC PER4 | Period 4 | | 0x09 | RTC PER5 | Period 5 | | 0x0A | RTC PER6 | Period 6 | | 0x0B | RTC PER7 | Period 7 | | 0x0C | EIC EXTINTO | External Interrupt 0 | | 0x0D | EIC EXTINT1 | External Interrupt 1 | | 0x0E | EIC EXTINT2 | External Interrupt 2 | | 0x0F | EIC EXTINT3 | External Interrupt 3 | | 0x10 | EIC EXTINT4 | External Interrupt 4 | | 0x11 | EIC EXTINT5 | External Interrupt 5 | | 0x12 | EIC EXTINT6 | External Interrupt 6 | | 0x13 | EIC EXTINT7 | External Interrupt 7 | | 0x14 | EIC EXTINT8 | External Interrupt 8 | | 0x15 | EIC EXTINT9 | External Interrupt 9 | | 0x16 | EIC EXTINT10 | External Interrupt 10 | | 0x17 | EIC EXTINT11 | External Interrupt 11 | | 0x18 | EIC EXTINT12 | External Interrupt 12 | | 0x19 | EIC EXTINT13 | External Interrupt 13 | | 0x1A | EIC EXTINT14 | External Interrupt 14 | | 0x1B | EIC EXTINT15 | External Interrupt 15 | | 0x1C | Reserved | | | 0x1D | Reserved | | | 0x1E | DMAC CH0 | Channel 0 | | 0x1F | DMAC CH1 | Channel 1 | | Value | Event Generator | Description | |-------|-----------------|--------------------| | 0x20 | DMAC CH2 | Channel 2 | | 0x21 | DMAC CH3 | Channel 3 | | 0x22 | TCC0 OVF | Overflow | | 0x23 | TCC0 TRG | Trig | | 0x24 | TCC0 CNT | Counter | | 0x25 | TCC0_MCX0 | Match/Capture 0 | | 0x26 | TCC0_MCX1 | Match/Capture 1 | | 0x27 | TCC0_MCX2 | Match/Capture 2 | | 0x28 | TCC0_MCX3 | Match/Capture 3 | | 0x29 | TCC1 OVF | Overflow | | 0x2A | TCC1 TRG | Trig | | 0x2B | TCC1 CNT | Counter | | 0x2C | TCC1_MCX0 | Match/Capture 0 | | 0x2D | TCC1_MCX1 | Match/Capture 1 | | 0x2E | TCC2 OVF | Overflow | | 0x2F | TCC2 TRG | Trig | | 0x30 | TCC2 CNT | Counter | | 0x31 | TCC2_MCX0 | Match/Capture 0 | | 0x32 | TCC2_MCX1 | Match/Capture 1 | | 0x33 | TC0 OVF | Overflow/Underflow | | 0x34 | TC0 MC0 | Match/Capture 0 | | 0x35 | TC0 MC1 | Match/Capture 1 | | 0x36 | TC1 OVF | Overflow/Underflow | | 0x37 | TC1 MC0 | Match/Capture 0 | | 0x38 | TC1 MC1 | Match/Capture 1 | | 0x39 | TC2 OVF | Overflow/Underflow | | 0x3A | TC2 MC0 | Match/Capture 0 | | 0x3B | TC2 MC1 | Match/Capture 1 | | 0x3C | TC3 OVF | Overflow/Underflow | | 0x3D | TC3 MC0 | Match/Capture 0 | | 0x3E | TC3 MC1 | Match/Capture 1 | | 0x3F | TC4 OVF | Overflow/Underflow | | Value | Event Generator | Description | |-----------|-----------------|-------------------| | 0x40 | TC4 MC0 | Match/Capture 0 | | 0x41 | TC4 MC1 | Match/Capture 1 | | 0x42 | ADC RESRDY | Result Ready | | 0x43 | ADC WINMON | Window Monitor | | 0x44 | AC COMP0 | Comparator 0 | | 0x45 | AC COMP1 | Comparator 1 | | 0x46 | AC WIN0 | Window 0 | | 0x47 | DAC EMPTY | Data Buffer Empty | | 0x48 | Reserved | | | 0x49 | Reserved | | | 0x4A-0x7F | Reserved | | #### Bit 8 - SWEVT: Software Event This bit is used to insert a software event on the channel selected by the CHANNEL.CHANNEL bit group. This bit has the same behavior similar to an event. This bit must be written together with CHANNEL.CHANNELusing a 16-bit write. Writing a zero to this bit has no effect. Writing a one to this bit will trigger a software event for the corresponding channel. This bit will always return zero when read. #### Bits 3:0 - CHANNEL[3:0]: Channel Selection These bits are used to select the channel to be set up or read from. ## 24.8.3 User Multiplexer Name: USER Offset: 0x08 Reset: 0x0000 **Property:** Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |--------|----|----|----|--------------|-----|-----------|-----|-----|--|--|--| | | | | | CHANNEL[4:0] | | | | | | | | | Access | | | | R/W | R/W | R/W | R/W | R/W | | | | | Reset | | | | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | USER[4:0] | | | | | | | Access | | | | R/W | R/W | R/W | R/W | R/W | | | | | Reset | | | | 0 | 0 | 0 | 0 | 0 | | | | ## Bits 12:8 - CHANNEL[4:0]: Channel Event Selection These bits are used to select the channel to connect to the event user. Note that to select channel n, the value (n+1) must be written to the USER.CHANNEL bit group. | CHANNEL[4:0] | Channel Number | |--------------|----------------------------| | 0x0 | No Channel Output Selected | | 0x1-0xC | Channel n-1 selected | | 0xD-0xFF | Reserved | ## Bits 4:0 - USER[4:0]: User Multiplexer Selection These bits select the event user to be configured with a channel, or the event user to read the channel value from. Table 24-2. User Multiplexer Selection | USER[7:0] | User Multiplexer | Description | Path Type | |-----------|------------------|-----------------|----------------------------------------------------| | 0x00 | DMAC CH0 | Channel 0 | Resynchronized path only | | 0x01 | DMAC CH1 | Channel 1 | Resynchronized path only | | 0x02 | DMAC CH2 | Channel 2 | Resynchronized path only | | 0x03 | DMAC CH3 | Channel 3 | Resynchronized path only | | 0x04 | TCC0 EV0 | | Asynchronous, synchronous and resynchronized paths | | 0x05 | TCC0 EV1 | | Asynchronous, synchronous and resynchronized paths | | 0x06 | TCC0 MC0 | Match/Capture 0 | Asynchronous, synchronous and resynchronized paths | | 0x07 | TCC0 MC1 | Match/Capture 1 | Asynchronous, synchronous and resynchronized paths | | 0x08 | TCC0 MC2 | Match/Capture 2 | Asynchronous, synchronous and resynchronized paths | | 0x09 | TCC0 MC3 | Match/Capture 3 | Asynchronous, synchronous and resynchronized paths | | 0x0A | TCC1 EV0 | | Asynchronous, synchronous and resynchronized paths | | 0x0B | TCC1 EV1 | | Asynchronous, synchronous and resynchronized paths | | 0x0C | TCC1 MC0 | Match/Capture 0 | Asynchronous, synchronous and resynchronized paths | | 0x0D | TCC1 MC1 | Match/Capture 1 | Asynchronous, synchronous and resynchronized paths | | 0x0E | TCC2 EV0 | | Asynchronous, synchronous and resynchronized paths | | USER[7:0] | User Multiplexer | Description | Path Type | |-----------|------------------|----------------------|----------------------------------------------------| | 0x0F | TCC2 EV1 | | Asynchronous, synchronous and resynchronized paths | | 0x10 | TCC2 MC0 | Match/Capture 0 | Asynchronous, synchronous and resynchronized paths | | 0x11 | TCC2 MC1 | Match/Capture 1 | Asynchronous, synchronous and resynchronized paths | | 0x12 | TC0 | | Asynchronous, synchronous and resynchronized paths | | 0x13 | TC1 | | Asynchronous, synchronous and resynchronized paths | | 0x14 | TC2 | | Asynchronous, synchronous and resynchronized paths | | 0x15 | TC3 | | Asynchronous, synchronous and resynchronized paths | | 0x16 | TC4 | | Asynchronous, synchronous and resynchronized paths | | 0x17 | ADC START | ADC start conversion | Asynchronous path only | | 0x18 | ADC SYNC | Flush ADC | Asynchronous path only | | 0x19 | AC COMP0 | Start comparator 0 | Asynchronous path only | | 0x1A | AC COMP1 | Start comparator 1 | Asynchronous path only | | 0x1B | DAC START | DAC start conversion | Asynchronous path only | | 0x1C | Reserved | | Reserved | | 0x1D-0x1F | Reserved | | Reserved | #### 24.8.4 Channel Status Name: CHSTATUS Offset: 0x0C **Reset:** 0x000F00FF Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----------|----------|---------|---------| | | | | | | CHBUSY11 | CHBUSY10 | CHBUSY9 | CHBUSY8 | | Access | | • | | | R | R | R | R | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | USRRDY11 | USRRDY10 | USRRDY9 | USRRDY8 | | Access | | | | | R | R | R | R | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|---------|---------|---------|---------|---------|---------|---------| | | CHBUSY7 | CHBUSY6 | CHBUSY5 | CHBUSY4 | CHBUSY3 | CHBUSY2 | CHBUSY1 | CHBUSY0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | USRRDY7 | USRRDY6 | USRRDY5 | USRRDY4 | USRRDY3 | USRRDY2 | USRRDY1 | USRRDY0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 27,26,25,24,15,14,13,12,11,10,9,8 - CHBUSYn: Channel n Busy [n=11..0] This bit is cleared when channel n is idle This bit is set if an event on channel n has not been handled by all event users connected to channel n. ## Bits 19,18,17,16,7,6,5,4,3,2,1,0 - USRRDYn: Channel n User Ready [n=11..0] This bit is cleared when at least one of the event users connected to the channel is not ready. This bit is set when all event users connected to channel n are ready to handle incoming events on channel n. #### 24.8.5 Interrupt Enable Clear Name: INTENCLR Offset: 0x10 **Reset:** 0x00000000 **Property:** Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|------|------|------|-------|-------|------|------| | | | | | | EVD11 | EVD10 | EVD9 | EVD8 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 27,26,25,24,15,14,13,12,11,10,9,8 – EVDn : Channel n Event Detection Interrupt Enable [n=11..0] Writing a zero to this bit has no effect. Writing a one to this bit will clear the Event Detected Channel n Interrupt Enable bit, which disables the Event Detected Channel n interrupt. | Value | Description | |-------|-----------------------------------------------------| | 0 | The Event Detected Channel n interrupt is disabled. | | 1 | The Event Detected Channel n interrupt is enabled. | # Bits 19,18,17,16,7,6,5,4,3,2,1,0 – OVRn : Channel n Overrun Interrupt Enable [n=11..0] Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overrun Channel n Interrupt Enable bit, which disables the Overrun Channel n interrupt. | Value | Description | |-------|----------------------------------------------| | 0 | The Overrun Channel n interrupt is disabled. | | 1 | The Overrun Channel n interrupt is enabled. | #### 24.8.6 Interrupt Enable Set Name: INTENSET Offset: 0x14 Reset: 0x00000000 Property: Write-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|------|------|------|-------|-------|------|------| | | | | | | EVD11 | EVD10 | EVD9 | EVD8 | | Access | | | | • | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 27,26,25,24,15,14,13,12,11,10,9,8 - EVDn: Channel n Event Detection Interrupt Enable [n=11..0] Writing a zero to this bit has no effect. Writing a one to this bit will set the Event Detected Channel n Interrupt Enable bit, which enables the Event Detected Channel n interrupt. | Value | Description | |-------|-----------------------------------------------------| | 0 | The Event Detected Channel n interrupt is disabled. | | 1 | The Event Detected Channel n interrupt is enabled. | #### Bits 19,18,17,16,7,6,5,4,3,2,1,0 – OVRn: Channel n Overrun Interrupt Enable [n=11..0] Writing a zero to this bit has no effect. Writing a one to this bit will set the Overrun Channel n Interrupt Enable bit, which enables the Overrun Channel n interrupt. | | Value | Description | |---|-------|----------------------------------------------| | ſ | 0 | The Overrun Channel n interrupt is disabled. | | | 1 | The Overrun Channel n interrupt is enabled. | #### 24.8.7 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x18 **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|------|------|------|-------|-------|------|------| | | | | | | EVD11 | EVD10 | EVD9 | EVD8 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | OVR11 | OVR10 | OVR9 | OVR8 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | EVD7 | EVD6 | EVD5 | EVD4 | EVD3 | EVD2 | EVD1 | EVD0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OVR7 | OVR6 | OVR5 | OVR4 | OVR3 | OVR2 | OVR1 | OVR0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 27,26,25,24,15,14,13,12,11,10,9,8 – EVDn: Channel n Event Detection [n=11..0] This flag is set on the next CLK\_EVSYS\_APB cycle when an event is being propagated through the channel, and an interrupt request will be generated if INTENCLR/SET.EVDn is one. When the event channel path is asynchronous, the EVDn interrupt flag will not be set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Event Detected Channel n interrupt flag. ## Bits 19,18,17,16,7,6,5,4,3,2,1,0 - OVRn : Channel n Overrun [n=11..0] This flag is set on the next CLK\_EVSYS cycle after an overrun channel condition occurs, and an interrupt request will be generated if INTENCLR/SET.OVRn is one. When the event channel path is asynchronous, the OVRn interrupt flag will not be set. Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overrun Channel n interrupt flag. ### 25. SERCOM – Serial Communication Interface #### 25.1 Overview There are up to six instances of the serial communication interface (SERCOM) peripheral. A SERCOM can be configured to support a number of modes: I<sup>2</sup>C, SPI, and USART. When SERCOM is configured and enabled, all SERCOM resources will be dedicated to the selected mode. The SERCOM serial engine consists of a transmitter and receiver, baud-rate generator and address matching functionality. It can use the internal generic clock or an external clock to operate in all sleep modes. #### **Related Links** SERCOM USART – SERCOM Universal Synchronous and Asynchronous Receiver and Transmitter SERCOM SPI – SERCOM Serial Peripheral Interface SERCOM I2C – SERCOM Inter-Integrated Circuit #### 25.2 Features - Interface for configuring into one of the following: - I<sup>2</sup>C Two-wire serial interface SMBus<sup>™</sup> compatible - SPI Serial peripheral interface - USART Universal synchronous and asynchronous serial receiver and transmitter - Single transmit buffer and double receive buffer - Baud-rate generator - Address match/mask logic - Operational in all sleep modes - · Can be used with DMA See the Related Links for full feature lists of the interface configurations. #### **Related Links** SERCOM USART – SERCOM Universal Synchronous and Asynchronous Receiver and Transmitter SERCOM SPI – SERCOM Serial Peripheral Interface SERCOM I2C – SERCOM Inter-Integrated Circuit ### 25.3 Block Diagram Figure 25-1. SERCOM Block Diagram ### 25.4 Signal Description See the respective SERCOM mode chapters for details. #### **Related Links** SERCOM USART – SERCOM Universal Synchronous and Asynchronous Receiver and Transmitter SERCOM SPI – SERCOM Serial Peripheral Interface SERCOM I2C – SERCOM Inter-Integrated Circuit ### 25.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 25.5.1 I/O Lines Using the SERCOM I/O lines requires the I/O pins to be configured using port configuration (PORT). From *USART Block Diagram* one can see that the SERCOM has four internal pads, PAD[3:0]. The signals from I2C, SPI and USART are routed through these SERCOM pads via a multiplexer. The configuration of the multiplexer is available from the different SERCOM modes. Refer to the mode specific chapters for details. #### **Related Links** SERCOM USART - SERCOM Universal Synchronous and Asynchronous Receiver and Transmitter SERCOM SPI – SERCOM Serial Peripheral Interface SERCOM I2C – SERCOM Inter-Integrated Circuit PORT: IO Pin Controller **Block Diagram** #### 25.5.2 Power Management The SERCOM can operate in any sleep mode where the selected clock source is running. SERCOM interrupts can be used to wake up the device from sleep modes. #### **Related Links** PM – Power Manager #### 25.5.3 Clocks The SERCOM bus clock (CLK\_SERCOMx\_APB) can be enabled and disabled in the Power Manager. Refer to *Perhipharal Clock Masking* for details and default status of this clock. The SERCOM uses two generic clocks: GCLK\_SERCOMx\_CORE and GCLK\_SERCOMx\_SLOW. The core clock (GCLK\_SERCOMx\_CORE) is required to clock the SERCOM while working as a master. The slow clock (GCLK\_SERCOMx\_SLOW) is only required for certain functions. See specific mode chapters for details. These clocks must be configured and enabled in the Generic Clock Controller (GCLK) before using the SERCOM. The generic clocks are asynchronous to the user interface clock (CLK\_SERCOMx\_APB). Due to this asynchronicity, writing to certain registers will require synchronization between the clock domains. Refer to Synchronization for details. #### **Related Links** GCLK - Generic Clock Controller Peripheral Clock Masking #### 25.5.4 DMA The DMA request lines are connected to the DMA Controller (DMAC). The DMAC must be configured before the SERCOM DMA requests are used. #### **Related Links** DMAC - Direct Memory Access Controller #### 25.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller (NVIC). The NVIC must be configured before the SERCOM interrupts are used. #### **Related Links** Nested Vector Interrupt Controller #### 25.5.6 Events Not applicable. #### 25.5.7 Debug Operation When the CPU is halted in debug mode, this peripheral will continue normal operation. If the peripheral is configured to require periodical service by the CPU through interrupts or similar, improper operation or data loss may result during debugging. This peripheral can be forced to halt operation during debugging - refer to the Debug Control (DBGCTRL) register for details. 40001883A-page 362 #### 25.5.8 Register Access Protection All registers with write-access can be write-protected optionally by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Flag Clear and Status register (INTFLAG) - Status register (STATUS) - Data register (DATA) © 2017 Microchip Technology Inc. Datasheet Complete #### Address register (ADDR) Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. PAC write-protection does not apply to accesses through an external debugger. #### **Related Links** PAC - Peripheral Access Controller ### 25.5.9 Analog Connections Not applicable. ### 25.6 Functional Description ### 25.6.1 Principle of Operation The basic structure of the SERCOM serial engine is shown in Figure 25-2. Labels in capital letters are synchronous to the system clock and accessible by the CPU; labels in lowercase letters can be configured to run on the GCLK\_SERCOMx\_CORE clock or an external clock. Figure 25-2. SERCOM Serial Engine The transmitter consists of a single write buffer and a shift register. The receiver consists of a two-level receive buffer and a shift register. The baud-rate generator is capable of running on the GCLK\_SERCOMx\_CORE clock or an external clock. Address matching logic is included for SPI and I<sup>2</sup>C operation. #### 25.6.2 Basic Operation #### 25.6.2.1 Initialization The SERCOM must be configured to the desired mode by writing the Operating Mode bits in the Control A register (CTRLA.MODE). Refer to table SERCOM Modes for details. Table 25-1. SERCOM Modes | CTRLA.MODE | Description | |------------|-----------------------------------| | 0x0 | USART with external clock | | 0x1 | USART with internal clock | | 0x2 | SPI in slave operation | | 0x3 | SPI in master operation | | 0x4 | I <sup>2</sup> C slave operation | | 0x5 | I <sup>2</sup> C master operation | | 0x6-0x7 | Reserved | For further initialization information, see the respective SERCOM mode chapters: #### **Related Links** SERCOM USART – SERCOM Universal Synchronous and Asynchronous Receiver and Transmitter SERCOM SPI – SERCOM Serial Peripheral Interface SERCOM I2C – SERCOM Inter-Integrated Circuit #### 25.6.2.2 Enabling, Disabling, and Resetting This peripheral is enabled by writing '1' to the Enable bit in the Control A register (CTRLA.ENABLE), and disabled by writing '0' to it. Writing '1' to the Software Reset bit in the Control A register (CTRLA.SWRST) will reset all registers of this peripheral to their initial states, except the DBGCTRL register, and the peripheral is disabled. Refer to the CTRLA register description for details. #### 25.6.2.3 Clock Generation - Baud-Rate Generator The baud-rate generator, as shown in Figure 25-3, generates internal clocks for asynchronous and synchronous communication. The output frequency ( $f_{BAUD}$ ) is determined by the Baud register (BAUD) setting and the baud reference frequency ( $f_{ref}$ ). The baud reference clock is the serial engine clock, and it can be internal or external. For asynchronous communication, the /16 (divide-by-16) output is used when transmitting, whereas the /1 (divide-by-1) output is used while receiving. For synchronous communication, the /2 (divide-by-2) output is used. This functionality is automatically configured, depending on the selected operating mode. Figure 25-3. Baud Rate Generator Table 25-2 contains equations for the baud rate (in bits per second) and the BAUD register value for each operating mode. For asynchronous operation, there are two different modes: In *arithmetic mode*, the BAUD register value is 16 bits (0 to 65,535). In *fractional mode*, the BAUD register is 13 bits, while the fractional adjustment is 3 bits. In this mode the BAUD setting must be greater than or equal to 1. For synchronous operation, the BAUD register value is 8 bits (0 to 255). Table 25-2. Baud Rate Equations | Operating Mode | Condition | Baud Rate (Bits Per Second) | BAUD Register Value Calculation | |----------------------------|----------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------| | Asynchronous<br>Arithmetic | $f_{BAUD} \le \frac{f_{ref}}{S}$ | $f_{BAUD} = \frac{f_{ref}}{S} \left( 1 - \frac{BAUD}{65536} \right)$ | $BAUD = 65536 \cdot \left(1 - S \cdot \frac{f_{BAUD}}{f_{ref}}\right)$ | | Asynchronous<br>Fractional | $f_{BAUD} \le \frac{f_{ref}}{S}$ | $f_{BAUD} = \frac{f_{ref}}{S \cdot \left(BAUD + \frac{FP}{8}\right)}$ | $BAUD = \frac{f_{ref}}{S \cdot f_{BAUD}} - \frac{FP}{8}$ | | Synchronous | $f_{BAUD} \le \frac{f_{ref}}{2}$ | $f_{BAUD} = \frac{f_{ref}}{2 \cdot (BAUD + 1)}$ | $BAUD = \frac{f_{ref}}{2 \cdot f_{BAUD}} - 1$ | S - Number of samples per bit. Can be 16, 8, or 3. The Asynchronous Fractional option is used for auto-baud detection. The baud rate error is represented by the following formula: $$Error = 1 - \left(\frac{ExpectedBaudRate}{ActualBaudRate}\right)$$ #### **Asynchronous Arithmetic Mode BAUD Value Selection** The formula given for $f_{BAUD}$ calculates the average frequency over 65536 $f_{ref}$ cycles. Although the BAUD register can be set to any value between 0 and 65536, the actual average frequency of $f_{BAUD}$ over a single frame is more granular. The BAUD register values that will affect the average frequency over a single frame lead to an integer increase in the cycles per frame (CPF) 40001883A-page 365 $$CPF = \frac{f_{ref}}{f_{RAUD}}(D + S)$$ where © 2017 Microchip Technology Inc. Datasheet Complete - D represent the data bits per frame - S represent the sum of start and first stop bits, if present. Table 25-3 shows the BAUD register value versus baud frequency f<sub>BAUD</sub> at a serial engine frequency of 48MHz. This assumes a *D* value of 8 bits and an *S* value of 2 bits (10 bits, including start and stop bits). Table 25-3. BAUD Register Value vs. Baud Frequency | BAUD Register Value | Serial Engine CPF | f <sub>BAUD</sub> at 48MHz Serial Engine Frequency (f <sub>REF</sub> ) | |---------------------|-------------------|------------------------------------------------------------------------| | 0 – 406 | 160 | 3MHz | | 407 – 808 | 161 | 2.981MHz | | 809 – 1205 | 162 | 2.963MHz | | | | | | 65206 | 31775 | 15.11kHz | | 65207 | 31871 | 15.06kHz | | 65208 | 31969 | 15.01kHz | #### 25.6.3 Additional Features #### 25.6.3.1 Address Match and Mask The SERCOM address match and mask feature is capable of matching either one address, two unique addresses, or a range of addresses with a mask, based on the mode selected. The match uses seven or eight bits, depending on the mode. #### **Address With Mask** An address written to the Address bits in the Address register (ADDR.ADDR), and a mask written to the Address Mask bits in the Address register (ADDR.ADDRMASK) will yield an address match. All bits that are masked are not included in the match. Note that writing the ADDR.ADDRMASK to 'all zeros' will match a single unique address, while writing ADDR.ADDRMASK to 'all ones' will result in all addresses being accepted. Figure 25-4. Address With Mask #### **Two Unique Addresses** The two addresses written to ADDR and ADDRMASK will cause a match. Figure 25-5. Two Unique Addresses #### **Address Range** The range of addresses between and including ADDR.ADDR and ADDR.ADDRMASK will cause a match. ADDR.ADDR and ADDR.ADDRMASK can be set to any two addresses, with ADDR.ADDR acting as the upper limit and ADDR.ADDRMASK acting as the lower limit. Figure 25-6. Address Range #### 25.6.4 DMA Operation Not applicable. #### 25.6.5 Interrupts Interrupt sources are mode-specific. See the respective SERCOM mode chapters for details. Each interrupt source has its own interrupt flag. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) will be set when the interrupt condition is met. Each interrupt can be individually enabled by writing '1' to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing '1' to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until either the interrupt flag is cleared, the interrupt is disabled, or the SERCOM is reset. For details on clearing interrupt flags, refer to the INTFLAG register description. The SERCOM has one common interrupt request line for all the interrupt sources. The value of INTFLAG indicates which interrupt condition occurred. The user must read the INTFLAG register to determine which interrupt condition is present. #### Note: Note that interrupts must be globally enabled for interrupt requests. #### **Related Links** Nested Vector Interrupt Controller #### 25.6.6 Events Not applicable. #### 25.6.7 Sleep Mode Operation The peripheral can operate in any sleep mode where the selected serial clock is running. This clock can be external or generated by the internal baud-rate generator. The SERCOM interrupts can be used to wake up the device from sleep modes. Refer to the different SERCOM mode chapters for details. #### 25.6.8 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. Required read-synchronization is denoted by the "Read-Synchronized" property in the register description. #### **Related Links** Register Synchronization # 26. SERCOM USART – SERCOM Universal Synchronous and Asynchronous Receiver and Transmitter #### 26.1 Overview The Universal Synchronous and Asynchronous Receiver and Transmitter (USART) is one of the available modes in the Serial Communication Interface (SERCOM). The USART uses the SERCOM transmitter and receiver, see Block Diagram. Labels in uppercase letters are synchronous to CLK\_SERCOMx\_APB and accessible for CPU. Labels in lowercase letters can be programmed to run on the internal generic clock or an external clock. The transmitter consists of a single write buffer, a shift register, and control logic for different frame formats. The write buffer support data transmission without any delay between frames. The receiver consists of a two-level receive buffer and a shift register. Status information of the received data is available for error checking. Data and clock recovery units ensure robust synchronization and noise filtering during asynchronous data reception. #### **Related Links** SERCOM – Serial Communication Interface #### 26.2 USART Features - Full-duplex operation - Asynchronous (with clock reconstruction) or synchronous operation - Internal or external clock source for asynchronous and synchronous operation - Baud-rate generator - Supports serial frames with 5, 6, 7, 8 or 9 data bits and 1 or 2 stop bits - Odd or even parity generation and parity check - Selectable LSB- or MSB-first data transfer - Buffer overflow and frame error detection - · Noise filtering, including false start-bit detection and digital low-pass filter - Collision detection - Can operate in all sleep modes - · Operation at speeds up to half the system clock for internally generated clocks - Operation at speeds up to the system clock for externally generated clocks - RTS and CTS flow control - IrDA modulation and demodulation up to 115.2kbps - Start-of-frame detection - Can work with DMA #### **Related Links** Features ### 26.3 Block Diagram Figure 26-1. USART Block Diagram ### 26.4 Signal Description Table 26-1. SERCOM USART Signals | Signal Name | Туре | Description | |-------------|-------------|---------------------| | PAD[3:0] | Digital I/O | General SERCOM pins | One signal can be mapped to one of several pins. #### **Related Links** I/O Multiplexing and Considerations ### 26.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 26.5.1 I/O Lines Using the USART's I/O lines requires the I/O pins to be configured using the I/O Pin Controller (PORT). When the SERCOM is used in USART mode, the SERCOM controls the direction and value of the I/O pins according to the table below. Both PORT control bits PINCFGn.PULLEN and PINCFGn.DRVSTR are still effective. If the receiver or transmitter is disabled, these pins can be used for other purposes. Table 26-2. USART Pin Configuration | Pin | Pin Configuration | |-----|-------------------| | TxD | Output | | RxD | Input | | XCK | Output or input | The combined configuration of PORT and the Transmit Data Pinout and Receive Data Pinout bit fields in the Control A register (CTRLA.TXPO and CTRLA.RXPO, respectively) will define the physical position of the USART signals in Table 26-2. #### **Related Links** PORT: IO Pin Controller #### 26.5.2 **Power Management** This peripheral can continue to operate in any sleep mode where its source clock is running. The interrupts can wake up the device from sleep modes. #### Related Links PM - Power Manager #### 26.5.3 Clocks The SERCOM bus clock (CLK\_SERCOMx\_APB) can be enabled and disabled in the Power Manager. Refer to Perhipharal Clock Masking for details and default status of this clock. A generic clock (GCLK SERCOMx CORE) is required to clock the SERCOMx CORE. This clock must be configured and enabled in the Generic Clock Controller before using the SERCOMx CORE. Refer to GCLK - Generic Clock Controller for details. This generic clock is asynchronous to the bus clock (CLK SERCOMx APB). Therefore, writing to certain registers will require synchronization to the clock domains. Refer to Synchronization for further details. #### **Related Links** Synchronization GCLK - Generic Clock Controller Peripheral Clock Masking #### 26.5.4 **DMA** The DMA request lines are connected to the DMA Controller (DMAC). In order to use DMA requests with this peripheral the DMAC must be configured first. Refer to DMAC - Direct Memory Access Controller for details. #### Related Links DMAC - Direct Memory Access Controller #### 26.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. In order to use interrupt requests of this peripheral, the Interrupt Controller (NVIC) must be configured first. Refer to Nested Vector Interrupt Controller for details. #### Related Links Nested Vector Interrupt Controller #### 26.5.6 **Events** Not applicable. #### 26.5.7 **Debug Operation** When the CPU is halted in debug mode, this peripheral will continue normal operation. If the peripheral is configured to require periodical service by the CPU through interrupts or similar, improper operation or data loss may result during debugging. This peripheral can be forced to halt operation during debugging refer to the Debug Control (DBGCTRL) register for details. #### 26.5.8 **Register Access Protection** Registers with write-access can be write-protected optionally by the peripheral access controller (PAC). PAC Write-Protection is not available for the following registers: - Interrupt Flag Clear and Status register (INTFLAG) - Status register (STATUS) - Data register (DATA) Optional PAC Write-Protection is denoted by the "PAC Write-Protection" property in each individual register description. Write-protection does not apply to accesses through an external debugger. #### Related Links PAC - Peripheral Access Controller #### 26.5.9 Analog Connections Not applicable. ### 26.6 Functional Description #### 26.6.1 Principle of Operation The USART uses the following lines for data transfer: - RxD for receiving - TxD for transmitting - XCK for the transmission clock in synchronous operation USART data transfer is frame based. A serial frame consists of: - 1 start bit - From 5 to 9 data bits (MSB or LSB first) - No, even or odd parity bit - 1 or 2 stop bits A frame starts with the start bit followed by one character of data bits. If enabled, the parity bit is inserted after the data bits and before the first stop bit. After the stop bit(s) of a frame, either the next frame can follow immediately, or the communication line can return to the idle (high) state. The figure below illustrates the possible frame formats. Brackets denote optional bits. Figure 26-2. Frame Formats **St** Start bit. Signal is always low. **n, [n]** Data bits. 0 to [5..9] [P] Parity bit. Either odd or even. **Sp, [Sp]** Stop bit. Signal is always high. **IDLE** No frame is transferred on the communication line. Signal is always high in this state. #### 26.6.2 Basic Operation #### 26.6.2.1 Initialization The following registers are enable-protected, meaning they can only be written when the USART is disabled (CTRL.ENABLE=0): - Control A register (CTRLA), except the Enable (ENABLE) and Software Reset (SWRST) bits. - Control B register (CTRLB), except the Receiver Enable (RXEN) and Transmitter Enable (TXEN) bits. - Baud register (BAUD) When the USART is enabled or is being enabled (CTRLA.ENABLE=1), any writing attempt to these registers will be discarded. If the peripheral is being disabled, writing to these registers will be executed after disabling is completed. Enable-protection is denoted by the "Enable-Protection" property in the register description. Before the USART is enabled, it must be configured by these steps: - 1. Select either external (0x0) or internal clock (0x1) by writing the Operating Mode value in the CTRLA register (CTRLA.MODE). - 2. Select either asynchronous (0) or or synchronous (1) communication mode by writing the Communication Mode bit in the CTRLA register (CTRLA.CMODE). - 3. Select pin for receive data by writing the Receive Data Pinout value in the CTRLA register (CTRLA.RXPO). - 4. Select pads for the transmitter and external clock by writing the Transmit Data Pinout bit in the CTRLA register (CTRLA.TXPO). - 5. Configure the Character Size field in the CTRLB register (CTRLB.CHSIZE) for character size. - 6. Set the Data Order bit in the CTRLA register (CTRLA.DORD) to determine MSB- or LSB-first data transmission. - 7. To use parity mode: - 7.1. Enable parity mode by writing 0x1 to the Frame Format field in the CTRLA register (CTRLA.FORM). - 7.2. Configure the Parity Mode bit in the CTRLB register (CTRLB.PMODE) for even or odd parity. - 8. Configure the number of stop bits in the Stop Bit Mode bit in the CTRLB register (CTRLB.SBMODE). - 9. When using an internal clock, write the Baud register (BAUD) to generate the desired baud rate. - 10. Enable the transmitter and receiver by writing '1' to the Receiver Enable and Transmitter Enable bits in the CTRLB register (CTRLB.RXEN and CTRLB.TXEN). #### 26.6.2.2 Enabling, Disabling, and Resetting This peripheral is enabled by writing '1' to the Enable bit in the Control A register (CTRLA.ENABLE), and disabled by writing '0' to it. Writing '1' to the Software Reset bit in the Control A register (CTRLA.SWRST) will reset all registers of this peripheral to their initial states, except the DBGCTRL register, and the peripheral is disabled. Refer to the CTRLA register description for details. #### 26.6.2.3 Clock Generation and Selection For both synchronous and asynchronous modes, the clock used for shifting and sampling data can be generated internally by the SERCOM baud-rate generator or supplied externally through the XCK line. The synchronous mode is selected by writing a '1' to the Communication Mode bit in the Control A register (CTRLA.CMODE), the asynchronous mode is selected by writing a zero to CTRLA.CMODE. The internal clock source is selected by writing 0x1 to the Operation Mode bit field in the Control A register (CTRLA.MODE), the external clock source is selected by writing 0x0 to CTRLA.MODE. The SERCOM baud-rate generator is configured as in the figure below. In asynchronous mode (CTRLA.CMODE=0), the 16-bit Baud register value is used. In synchronous mode (CTRLA.CMODE=1), the eight LSBs of the Baud register are used. Refer to *Clock Generation* – *Baud-Rate Generator* for details on configuring the baud rate. Figure 26-3. Clock Generation #### Related Links Clock Generation – Baud-Rate Generator Asynchronous Arithmetic Mode BAUD Value Selection #### **Synchronous Clock Operation** In synchronous mode, the CTRLA.MODE bit field determines whether the transmission clock line (XCK) serves either as input or output. The dependency between clock edges, data sampling, and data change is the same for internal and external clocks. Data input on the RxD pin is sampled at the opposite XCK clock edge when data is driven on the TxD pin. The Clock Polarity bit in the Control A register (CTRLA.CPOL) selects which XCK clock edge is used for RxD sampling, and which is used for TxD change: When CTRLA.CPOL is '0', the data will be changed on the rising edge of XCK, and sampled on the falling edge of XCK. When CTRLA.CPOL is '1', the data will be changed on the falling edge of XCK, and sampled on the rising edge of XCK. Figure 26-4. Synchronous Mode XCK Timing When the clock is provided through XCK (CTRLA.MODE=0x0), the shift registers operate directly on the XCK clock. This means that XCK is not synchronized with the system clock and, therefore, can operate at frequencies up to the system frequency. #### 26.6.2.4 Data Register The USART Transmit Data register (TxDATA) and USART Receive Data register (RxDATA) share the same I/O address, referred to as the Data register (DATA). Writing the DATA register will update the TxDATA register. Reading the DATA register will return the contents of the RxDATA register. #### 26.6.2.5 Data Transmission Data transmission is initiated by writing the data to be sent into the DATA register. Then, the data in TxDATA will be moved to the shift register when the shift register is empty and ready to send a new frame. After the shift register is loaded with data, the data frame will be transmitted. When the entire data frame including stop bit(s) has been transmitted and no new data was written to DATA, the Transmit Complete interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.TXC) will be set, and the optional interrupt will be generated. The Data Register Empty flag in the Interrupt Flag Status and Clear register (INTFLAG.DRE) indicates that the register is empty and ready for new data. The DATA register should only be written to when INTFLAG.DRE is set. #### **Disabling the Transmitter** The transmitter is disabled by writing '0' to the Transmitter Enable bit in the CTRLB register (CTRLB.TXEN). Disabling the transmitter will complete only after any ongoing and pending transmissions are completed, i.e., there is no data in the transmit shift register and TxDATA to transmit. #### 26.6.2.6 Data Reception The receiver accepts data when a valid start bit is detected. Each bit following the start bit will be sampled according to the baud rate or XCK clock, and shifted into the receive shift register until the first stop bit of a frame is received. The second stop bit will be ignored by the receiver. When the first stop bit is received and a complete serial frame is present in the receive shift register, the contents of the shift register will be moved into the two-level receive buffer. Then, the Receive Complete interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.RXC) will be set, and the optional interrupt will be generated. The received data can be read from the DATA register when the Receive Complete interrupt flag is set. #### Disabling the Receiver Writing '0' to the Receiver Enable bit in the CTRLB register (CTRLB.RXEN) will disable the receiver, flush the two-level receive buffer, and data from ongoing receptions will be lost. #### **Error Bits** The USART receiver has three error bits in the Status (STATUS) register: Frame Error (FERR), Buffer Overflow (BUFOVF), and Parity Error (PERR). Once an error happens, the corresponding error bit will be set until it is cleared by writing '1' to it. These bits are also cleared automatically when the receiver is disabled. There are two methods for buffer overflow notification, selected by the Immediate Buffer Overflow Notification bit in the Control A register (CTRLA.IBON): When CTRLA.IBON=1, STATUS.BUFOVF is raised immediately upon buffer overflow. Software can then empty the receive FIFO by reading RxDATA, until the receiver complete interrupt flag (INTFLAG.RXC) is cleared. When CTRLA.IBON=0, the buffer overflow condition is attending data through the receive FIFO. After the received data is read, STATUS.BUFOVF will be set along with INTFLAG.RXC. #### **Asynchronous Data Reception** The USART includes a clock recovery and data recovery unit for handling asynchronous data reception. The clock recovery logic can synchronize the incoming asynchronous serial frames at the RxD pin to the internally generated baud-rate clock. The data recovery logic samples and applies a low-pass filter to each incoming bit, thereby improving the noise immunity of the receiver. #### **Asynchronous Operational Range** The operational range of the asynchronous reception depends on the accuracy of the internal baud-rate clock, the rate of the incoming frames, and the frame size (in number of bits). In addition, the operational range of the receiver is depending on the difference between the received bit rate and the internally generated baud rate. If the baud rate of an external transmitter is too high or too low compared to the internally generated baud rate, the receiver will not be able to synchronize the frames to the start bit. There are two possible sources for a mismatch in baud rate: First, the reference clock will always have some minor instability. Second, the baud-rate generator cannot always do an exact division of the reference clock frequency to get the baud rate desired. In this case, the BAUD register value should be set to give the lowest possible error. Refer to *Clock Generation – Baud-Rate Generator* for details. Recommended maximum receiver baud-rate errors for various character sizes are shown in the table below. Table 26-3. Asynchronous Receiver Error for 16-fold Oversampling | D<br>(Data bits+Parity) | R <sub>SLOW</sub> [%] | R <sub>FAST</sub> [%] | Max. total error [%] | Recommended max. Rx error [%] | |-------------------------|-----------------------|-----------------------|----------------------|-------------------------------| | 5 | 94.12 | 107.69 | +5.88/-7.69 | ±2.5 | | 6 | 94.92 | 106.67 | +5.08/-6.67 | ±2.0 | | 7 | 95.52 | 105.88 | +4.48/-5.88 | ±2.0 | | 8 | 96.00 | 105.26 | +4.00/-5.26 | ±2.0 | | 9 | 96.39 | 104.76 | +3.61/-4.76 | ±1.5 | | 10 | 96.70 | 104.35 | +3.30/-4.35 | ±1.5 | The following equations calculate the ratio of the incoming data rate and internal receiver baud rate: $$R_{\rm SLOW} = \frac{(D+1)S}{S-1+D\cdot S+S_F} \ , \ R_{\rm FAST} = \frac{(D+2)S}{(D+1)S+S_M}$$ - R<sub>SLOW</sub> is the ratio of the slowest incoming data rate that can be accepted in relation to the receiver baud rate - R<sub>FAST</sub> is the ratio of the fastest incoming data rate that can be accepted in relation to the receiver baud rate - D is the sum of character size and parity size (D = 5 to 10 bits) - S is the number of samples per bit (S = 16, 8 or 3) - $S_F$ is the first sample number used for majority voting ( $S_F = 7, 3, \text{ or } 2$ ) when CTRLA.SAMPA=0. - $S_M$ is the middle sample number used for majority voting ( $S_M$ = 8, 4, or 2) when CTRLA.SAMPA=0. The recommended maximum Rx Error assumes that the receiver and transmitter equally divide the maximum total error. Its connection to the SERCOM Receiver error acceptance is depicted in this figure: Figure 26-5. USART Rx Error Calculation The recommendation values in the table above accommodate errors of the clock source and the baud generator. The following figure gives an example for a baud rate of 3Mbps: Figure 26-6. USART Rx Error Calculation Example #### **Related Links** Clock Generation – Baud-Rate Generator Asynchronous Arithmetic Mode BAUD Value Selection #### 26.6.3 Additional Features #### 26.6.3.1 Parity Even or odd parity can be selected for error checking by writing 0x1 to the Frame Format bit field in the Control A register (CTRLA.FORM). If even parity is selected (CTRLB.PMODE=0), the parity bit of an outgoing frame is '1' if the data contains an odd number of bits that are '1', making the total number of '1' even. If *odd parity* is selected (CTRLB.PMODE=1), the parity bit of an outgoing frame is '1' if the data contains an even number of bits that are '0', making the total number of '1' odd. When parity checking is enabled, the parity checker calculates the parity of the data bits in incoming frames and compares the result with the parity bit of the corresponding frame. If a parity error is detected, the Parity Error bit in the Status register (STATUS.PERR) is set. #### 26.6.3.2 Hardware Handshaking The USART features an out-of-band hardware handshaking flow control mechanism, implemented by connecting the RTS and CTS pins with the remote device, as shown in the figure below. Figure 26-7. Connection with a Remote Device for Hardware Handshaking Hardware handshaking is only available in the following configuration: - USART with internal clock (CTRLA.MODE=1), - Asynchronous mode (CTRLA.CMODE=0), - and Flow control pinout (CTRLA.TXPO=2). When the receiver is disabled or the receive FIFO is full, the receiver will drive the RTS pin high. This notifies the remote device to stop transfer after the ongoing transmission. Enabling and disabling the receiver by writing to CTRLB.RXEN will set/clear the RTS pin after a synchronization delay. When the receive FIFO goes full, RTS will be set immediately and the frame being received will be stored in the shift register until the receive FIFO is no longer full. Figure 26-8. Receiver Behavior when Operating with Hardware Handshaking The current CTS Status is in the STATUS register (STATUS.CTS). Character transmission will start only if STATUS.CTS=0. When CTS is set, the transmitter will complete the ongoing transmission and stop transmitting. Figure 26-9. Transmitter Behavior when Operating with Hardware Handshaking #### 26.6.3.3 IrDA Modulation and Demodulation Transmission and reception can be encoded IrDA compliant up to 115.2 kb/s. IrDA modulation and demodulation work in the following configuration: - IrDA encoding enabled (CTRLB.ENC=1), - Asynchronous mode (CTRLA.CMODE=0), and 16x sample rate (CTRLA.SAMPR[0]=0). During transmission, each low bit is transmitted as a high pulse. The pulse width is 3/16 of the baud rate period, as illustrated in the figure below. Figure 26-10. IrDA Transmit Encoding The reception decoder has two main functions. The first is to synchronize the incoming data to the IrDA baud rate counter. Synchronization is performed at the start of each zero pulse. The second main function is to decode incoming Rx data. If a pulse width meets the minimum length set by configuration (RXPL.RXPL), it is accepted. When the baud rate counter reaches its middle value (1/2 bit length), it is transferred to the receiver. **Note:** Note that the polarity of the transmitter and receiver are opposite: During transmission, a '0' bit is transmitted as a '1' pulse. During reception, an accepted '0' pulse is received as a '0' bit. **Example:** The figure below illustrates reception where RXPL.RXPL is set to 19. This indicates that the pulse width should be at least 20 SE clock cycles. When using BAUD=0xE666 or 160 SE cycles per bit, this corresponds to 2/16 baud clock as minimum pulse width required. In this case the first bit is accepted as a '0', the second bit is a '1', and the third bit is also a '1'. A low pulse is rejected since it does not meet the minimum requirement of 2/16 baud clock. Figure 26-11. IrDA Receive Decoding #### 26.6.3.4 Break Character Detection and Auto-Baud Break character detection and auto-baud are available in this configuration: - Auto-baud frame format (CTRLA.FORM = 0x04 or 0x05), - Asynchronous mode (CTRLA.CMODE = 0), - and 16x sample rate using fractional baud rate generation (CTRLA.SAMPR = 1). The auto-baud follows the LIN format. All LIN Frames start with a Break Field followed by a Sync Field. The USART uses a break detection threshold of greater than 11 nominal bit times at the configured baud rate. At any time, if more than 11 consecutive dominant bits are detected on the bus, the USART detects a Break Field. When a Break Field has been detected, the Receive Break interrupt flag (INTFLAG.RXBRK) is set and the USART expects the Sync Field character to be 0x55. This field is used to update the actual baud rate in order to stay synchronized. If the received Sync character is not 0x55, then the Inconsistent Sync Field error flag (STATUS.ISF) is set along with the Error interrupt flag (INTFLAG.ERROR), and the baud rate is unchanged. Figure 26-12. LIN Break and Sync Fields After a break field is detected and the start bit of the Sync Field is detected, a counter is started. The counter is then incremented for the next 8 bit times of the Sync Field. At the end of these 8 bit times, the counter is stopped. At this moment, the 13 most significant bits of the counter (value divided by 8) give the new clock divider (BAUD.BAUD), and the 3 least significant bits of this value (the remainder) give the new Fractional Part (BAUD.FP). When the Sync Field has been received, the clock divider (BAUD.BAUD) and the Fractional Part (BAUD.FP) are updated after a synchronization delay. After the Break and Sync Fields are received, multiple characters of data can be received. #### 26.6.3.5 Collision Detection When the receiver and transmitter are connected either through pin configuration or externally, transmit collision can be detected after selecting the Collision Detection Enable bit in the CTRLB register (CTRLB.COLDEN=1). To detect collision, the receiver and transmitter must be enabled (CTRLB.RXEN=1 and CTRLB.TXEN=1). Collision detection is performed for each bit transmitted by comparing the received value with the transmit value, as shown in the figure below. While the transmitter is idle (no transmission in progress), characters can be received on RxD without triggering a collision. Figure 26-13. Collision Checking The next figure shows the conditions for a collision detection. In this case, the start bit and the first data bit are received with the same value as transmitted. The second received data bit is found to be different than the transmitted bit at the detection point, which indicates a collision. Figure 26-14. Collision Detected When a collision is detected, the USART follows this sequence: - Abort the current transfer. - 2. Flush the transmit buffer. - 3. Disable transmitter (CTRLB.TXEN=0) - This is done after a synchronization delay. The CTRLB Synchronization Busy bit (SYNCBUSY.CTRLB) will be set until this is complete. - After disabling, the TxD pin will be tri-stated. - 4. Set the Collision Detected bit (STATUS.COLL) along with the Error interrupt flag (INTFLAG.ERROR). - 5. Set the Transmit Complete interrupt flag (INTFLAG.TXC), since the transmit buffer no longer contains data. After a collision, software must manually enable the transmitter again before continuing, after assuring that the CTRLB Synchronization Busy bit (SYNCBUSY.CTRLB) is not set. #### 26.6.3.6 Loop-Back Mode For loop-back mode, configure the Receive Data Pinout (CTRLA.RXPO) and Transmit Data Pinout (CTRLA.TXPO) to use the same data pins for transmit and receive. The loop-back is through the pad, so the signal is also available externally. #### 26.6.3.7 Start-of-Frame Detection The USART start-of-frame detector can wake up the CPU when it detects a start bit. In standby sleep mode, the internal fast startup oscillator must be selected as the GCLK\_SERCOMx\_CORE source. When a 1-to-0 transition is detected on RxD, the 8MHz Internal Oscillator is powered up and the USART clock is enabled. After startup, the rest of the data frame can be received, provided that the baud rate is slow enough in relation to the fast startup internal oscillator start-up time. Refer to *Electrical Characteristics* for details. The start-up time of this oscillator varies with supply voltage and temperature. The USART start-of-frame detection works both in asynchronous and synchronous modes. It is enabled by writing '1' to the Start of Frame Detection Enable bit in the Control B register (CTRLB.SFDE). If the Receive Start Interrupt Enable bit in the Interrupt Enable Set register (INTENSET.RXS) is set, the Receive Start interrupt is generated immediately when a start is detected. When using start-of-frame detection without the Receive Start interrupt, start detection will force the 8MHz Internal Oscillator and USART clock active while the frame is being received. In this case, the CPU will not wake up until the Receive Complete interrupt is generated. #### **Related Links** **Electrical Characteristics** #### 26.6.3.8 Sample Adjustment In asynchronous mode (CTRLA.CMODE=0), three samples in the middle are used to determine the value based on majority voting. The three samples used for voting can be selected using the Sample Adjustment bit field in Control A register (CTRLA.SAMPA). When CTRLA.SAMPA=0, samples 7-8-9 are used for 16x oversampling, and samples 3-4-5 are used for 8x oversampling. #### 26.6.4 DMA, Interrupts and Events #### Table 26-4. Module Request for SERCOM USART | Condition | Request | | | |------------------------------------|--------------------------------------------|-----------|-------| | | DMA | Interrupt | Event | | Data Register Empty (DRE) | Yes (request cleared when data is written) | Yes | NA | | Receive Complete (RXC) | Yes (request cleared when data is read) | Yes | | | Transmit Complete (TXC) | NA | Yes | | | Receive Start (RXS) | NA | Yes | | | Clear to Send Input Change (CTSIC) | NA | Yes | | | Receive Break (RXBRK) | NA | Yes | | | Error (ERROR) | NA | Yes | | #### 26.6.4.1 DMA Operation The USART generates the following DMA requests: - Data received (RX): The request is set when data is available in the receive FIFO. The request is cleared when DATA is read. - Data transmit (TX): The request is set when the transmit buffer (TX DATA) is empty. The request is cleared when DATA is written. #### 26.6.4.2 Interrupts The USART has the following interrupt sources. These are asynchronous interrupts, and can wake up the device from any sleep mode: - Data Register Empty (DRE) - Receive Complete (RXC) - Transmit Complete (TXC) - Receive Start (RXS) - Clear to Send Input Change (CTSIC) - Received Break (RXBRK) - Error (ERROR) Each interrupt source has its own interrupt flag. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) will be set when the interrupt condition is met. Each interrupt can be individually enabled by writing '1' to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing '1' to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and if the corresponding interrupt is enabled. The interrupt request remains active until either the interrupt flag is cleared, the interrupt is disabled, or the USART is reset. For details on clearing interrupt flags, refer to the INTFLAG register description. The USART has one common interrupt request line for all the interrupt sources. The value of INTFLAG indicates which interrupt is executed. Note that interrupts must be globally enabled for interrupt requests. Refer to *Nested Vector Interrupt Controller* for details. #### **Related Links** Nested Vector Interrupt Controller #### 26.6.4.3 Events Not applicable. #### 26.6.5 Sleep Mode Operation The behavior in sleep mode is depending on the clock source and the Run In Standby bit in the Control A register (CTRLA.RUNSTDBY): - Internal clocking, CTRLA.RUNSTDBY=1: GCLK\_SERCOMx\_CORE can be enabled in all sleep modes. Any interrupt can wake up the device. - External clocking, CTRLA.RUNSTDBY=1: The Receive Start and the Receive Complete interrupt(s) can wake up the device. - Internal clocking, CTRLA.RUNSTDBY=0: Internal clock will be disabled, after any ongoing transfer was completed. The Receive Start and the Receive Complete interrupt(s) can wake up the device. - External clocking, CTRLA.RUNSTDBY=0: External clock will be disconnected, after any ongoing transfer was completed. All reception will be dropped. #### 26.6.6 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. The following bits are synchronized when written: - Software Reset bit in the CTRLA register (CTRLA.SWRST) - Enable bit in the CTRLA register (CTRLA.ENABLE) - Receiver Enable bit in the CTRLB register (CTRLB.RXEN) - Transmitter Enable bit in the Control B register (CTRLB.TXEN) Note: CTRLB.RXEN is write-synchronized somewhat differently. See also CTRLB for details. Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. #### **Related Links** Register Synchronization # 26.7 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------|-----------|----------|----------|------------|-------|--------|-----------|--------|-------------|-----------| | 0x00 | | 7:0 | RUNSTDBY | | | | MODE[2:0] | , | ENABLE | SWRST | | 0x01 | OTDI A | 15:8 | | SAMPR[2:0] | | | | | | IBON | | 0x02 | CTRLA | 23:16 | SAMF | PA[1:0] | RXP | O[1:0] | | | TXP | O[1:0] | | 0x03 | | 31:24 | | DORD | CPOL | CMODE | | FOR | M[3:0] | | | 0x04 | | 7:0 | | SBMODE | | | | | CHSIZE[2:0] | | | 0x05 | CTRLB | 15:8 | | | PMODE | | | ENC | SFDE | COLDEN | | 0x06 | CIRLB | 23:16 | | | | | | | RXEN | TXEN | | 0x07 | | 31:24 | | | | | | | | | | 0x08 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x0B | | | | | | | | | | | | 0x0C | BAUD | 7:0 | | | | BAU | D[7:0] | | | | | 0x0D | | 15:8 | | | | BAUI | D[15:8] | | | | | 0x0E | RXPL | 7:0 | | | | RXP | L[7:0] | | | | | 0x0F | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x13 | | | | | | | | | | | | 0x14 | INTENCLR | 7:0 | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | | 0x15 | Reserved | | | | | | | | | | | 0x16 | INTENSET | 7:0 | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | | 0x17 | Reserved | | | | | | | | | | | 0x18 | INTFLAG | 7:0 | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | | 0x19 | Reserved | | | | | | | | | | | 0x1A | STATUS | 7:0 | | | COLL | ISF | CTS | BUFOVF | FERR | PERR | | 0x1B | | 15:8 | | | | | | | | | | 0x1C | | 7:0 | | | | | | CTRLB | ENABLE | SWRST | | 0x1D | SYNCBUSY | 15:8 | | | | | | | | | | 0x1E | 011102001 | 23:16 | | | | | | | | | | 0x1F | | 31:24 | | | | | | | | | | 0x20 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x27 | | | | | | | | | | | | 0x28 | DATA | 7:0 | | | | DAT | A[7:0] | | | | | 0x29 | | 15:8 | | | | | | | | DATA[8:8] | | 0x2A | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x2F | | | | | | | | | | | | 0x30 | DBGCTRL | 7:0 | | | | | | | | DBGSTOP | # 26.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers require synchronization when read and/or written. Synchronization is denoted by the "Read-Synchronized" and/or "Write-Synchronized" property in each individual register description. Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. Some registers are enable-protected, meaning they can only be written when the module is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. #### 26.8.1 Control A Name: CTRLA Offset: 0x00 **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|------------|------|--------|-----------|-----|--------|--------| | | | DORD | CPOL | CMODE | | FOR | M[3:0] | | | Access | | R/W | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | SAMF | PA[1:0] | RXP | O[1:0] | | | TXPC | D[1:0] | | Access | R/W | R/W | R/W | R/W | | | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | | | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | SAMPR[2:0] | | | | | | IBON | | Access | R/W | R/W | R/W | | | | | R | | Reset | 0 | 0 | 0 | | | | | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RUNSTDBY | | | | MODE[2:0] | | ENABLE | SWRST | | Access | R/W | | | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | | | 0 | 0 | 0 | 0 | 0 | #### Bit 30 - DORD: Data Order This bit selects the data order when a character is shifted out from the Data register. This bit is not synchronized. | Value | Description | |-------|---------------------------| | 0 | MSB is transmitted first. | | 1 | LSB is transmitted first. | #### Bit 29 - CPOL: Clock Polarity This bit selects the relationship between data output change and data input sampling in synchronous mode. This bit is not synchronized. | CPOL | TxD Change | RxD Sample | |------|------------------|------------------| | 0x0 | Rising XCK edge | Falling XCK edge | | 0x1 | Falling XCK edge | Rising XCK edge | #### Bit 28 - CMODE: Communication Mode This bit selects asynchronous or synchronous communication. This bit is not synchronized. | Value | Description | |-------|-----------------------------| | 0 | Asynchronous communication. | | 1 | Synchronous communication. | #### Bits 27:24 - FORM[3:0]: Frame Format These bits define the frame format. These bits are not synchronized. | FORM[3:0] | Description | |-----------|-------------------------------------------------------| | 0x0 | USART frame | | 0x1 | USART frame with parity | | 0x2-0x3 | Reserved | | 0x4 | Auto-baud - break detection and auto-baud. | | 0x5 | Auto-baud - break detection and auto-baud with parity | | 0x6-0xF | Reserved | #### Bits 23:22 - SAMPA[1:0]: Sample Adjustment These bits define the sample adjustment. These bits are not synchronized. | SAMPA[1:0] | 16x Over-sampling (CTRLA.SAMPR=0 or 1) | 8x Over-sampling (CTRLA.SAMPR=2 or 3) | |------------|----------------------------------------|---------------------------------------| | 0x0 | 7-8-9 | 3-4-5 | | 0x1 | 9-10-11 | 4-5-6 | | 0x2 | 11-12-13 | 5-6-7 | | 0x3 | 13-14-15 | 6-7-8 | ### Bits 21:20 - RXPO[1:0]: Receive Data Pinout These bits define the receive data (RxD) pin configuration. These bits are not synchronized. | RXPO[1:0] | Name | Description | | | |-----------|--------|------------------------------------------|--|--| | 0x0 | PAD[0] | SERCOM PAD[0] is used for data reception | | | | 0x1 | PAD[1] | SERCOM PAD[1] is used for data reception | | | | RXPO[1:0] | Name | Description | |-----------|--------|------------------------------------------| | 0x2 | PAD[2] | SERCOM PAD[2] is used for data reception | | 0x3 | PAD[3] | SERCOM PAD[3] is used for data reception | ### Bits 17:16 - TXPO[1:0]: Transmit Data Pinout These bits define the transmit data (TxD) and XCK pin configurations. This bit is not synchronized. | ТХРО | TxD Pin Location | XCK Pin Location (When Applicable) | RTS | стѕ | |------|------------------|------------------------------------|---------------|---------------| | 0x0 | SERCOM PAD[0] | SERCOM PAD[1] | N/A | N/A | | 0x1 | SERCOM PAD[2] | SERCOM PAD[3] | N/A | N/A | | 0x2 | SERCOM PAD[0] | N/A | SERCOM PAD[2] | SERCOM PAD[3] | | 0x3 | Reserved | | | | ### Bits 15:13 - SAMPR[2:0]: Sample Rate These bits select the sample rate. These bits are not synchronized. | SAMPR[2:0] | Description | |------------|----------------------------------------------------------| | 0x0 | 16x over-sampling using arithmetic baud rate generation. | | 0x1 | 16x over-sampling using fractional baud rate generation. | | 0x2 | 8x over-sampling using arithmetic baud rate generation. | | 0x3 | 8x over-sampling using fractional baud rate generation. | | 0x4 | 3x over-sampling using arithmetic baud rate generation. | | 0x5-0x7 | Reserved | #### Bit 8 - IBON: Immediate Buffer Overflow Notification This bit controls when the buffer overflow status bit (STATUS.BUFOVF) is asserted when a buffer overflow occurs. | Value | Description | |-------|--------------------------------------------------------------| | 0 | STATUS.BUFOVF is asserted when it occurs in the data stream. | | 1 | STATUS.BUFOVF is asserted immediately upon buffer overflow. | ### Bit 7 - RUNSTDBY: Run In Standby This bit defines the functionality in standby sleep mode. This bit is not synchronized. | RUNSTDBY | External Clock | Internal Clock | | | |----------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0x0 | External clock is disconnected when ongoing transfer is finished. All reception is dropped. | Generic clock is disabled when ongoing transfer is finished. The device can wake up on Receive Start or Transfer Complete interrupt. | | | | 0x1 | Wake on Receive Start or Receive Complete interrupt. | Generic clock is enabled in all sleep modes. Any interrupt can wake up the device. | | | #### Bits 4:2 - MODE[2:0]: Operating Mode These bits select the USART serial communication interface of the SERCOM. These bits are not synchronized. | Value | Description | |-------|---------------------------| | 0x0 | USART with external clock | | 0x1 | USART with internal clock | #### Bit 1 - ENABLE: Enable Due to synchronization, there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRLA.ENABLE will read back immediately and the Enable Synchronization Busy bit in the Synchronization Busy register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE is cleared when the operation is complete. This bit is not enable-protected. | Value | Description | |-------|-----------------------------------------------| | 0 | The peripheral is disabled or being disabled. | | 1 | The peripheral is enabled or being enabled. | #### Bit 0 - SWRST: Software Reset Writing '0' to this bit has no effect. Writing '1' to this bit resets all registers in the SERCOM, except DBGCTRL, to their initial state, and the SERCOM will be disabled. Writing '1' to CTRLA.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Any register write access during the ongoing reset will result in an APB error. Reading any register will return the reset value of the register. Due to synchronization, there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. This bit is not enable-protected. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | The reset operation is ongoing. | #### 26.8.2 Control B Name: CTRLB Offset: 0x04 **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|--------|-------|----|----|-----|-------------|--------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | RXEN | TXEN | | Access | | | | | | | R/W | R/W | | Reset | | | | | | | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | PMODE | | | ENC | SFDE | COLDEN | | Access | | | R/W | | | R/W | R/W | R/W | | Reset | | | 0 | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | SBMODE | | | | | CHSIZE[2:0] | | | Access | | R/W | - | - | | R/W | R/W | R/W | | Reset | | 0 | | | | 0 | 0 | 0 | #### Bit 17 - RXEN: Receiver Enable Writing '0' to this bit will disable the USART receiver. Disabling the receiver will flush the receive buffer and clear the FERR, PERR and BUFOVF bits in the STATUS register. Writing '1' to CTRLB.RXEN when the USART is disabled will set CTRLB.RXEN immediately. When the USART is enabled, CTRLB.RXEN will be cleared, and SYNCBUSY.CTRLB will be set and remain set until the receiver is enabled. When the receiver is enabled, CTRLB.RXEN will read back as '1'. Writing '1' to CTRLB.RXEN when the USART is enabled will set SYNCBUSY.CTRLB, which will remain set until the receiver is enabled, and CTRLB.RXEN will read back as '1'. This bit is not enable-protected. | Value | Description | |-------|-----------------------------------------------------------------------| | 0 | The receiver is disabled or being enabled. | | 1 | The receiver is enabled or will be enabled when the USART is enabled. | #### Bit 16 - TXEN: Transmitter Enable Writing '0' to this bit will disable the USART transmitter. Disabling the transmitter will not become effective until ongoing and pending transmissions are completed. Writing '1' to CTRLB.TXEN when the USART is disabled will set CTRLB.TXEN immediately. When the USART is enabled, CTRLB.TXEN will be cleared, and SYNCBUSY.CTRLB will be set and remain set until the transmitter is enabled. When the transmitter is enabled, CTRLB.TXEN will read back as '1'. Writing '1' to CTRLB.TXEN when the USART is enabled will set SYNCBUSY.CTRLB, which will remain set until the receiver is enabled, and CTRLB.TXEN will read back as '1'. This bit is not enable-protected. | Value | Description | |-------|--------------------------------------------------------------------------| | 0 | The transmitter is disabled or being enabled. | | 1 | The transmitter is enabled or will be enabled when the USART is enabled. | ### Bit 13 - PMODE: Parity Mode This bit selects the type of parity used when parity is enabled (CTRLA.FORM is '1'). The transmitter will automatically generate and send the parity of the transmitted data bits within each frame. The receiver will generate a parity value for the incoming data and parity bit, compare it to the parity mode and, if a mismatch is detected, STATUS.PERR will be set. This bit is not synchronized. | Value | Description | |-------|--------------| | 0 | Even parity. | | 1 | Odd parity. | #### Bit 10 – ENC: Encoding Format This bit selects the data encoding format. This bit is not synchronized. | Value | Description | |-------|-----------------------| | 0 | Data is not encoded. | | 1 | Data is IrDA encoded. | #### Bit 9 - SFDE: Start of Frame Detection Enable This bit controls whether the start-of-frame detector will wake up the device when a start bit is detected on the RxD line. This bit is not synchronized. | SFDE | INTENSET.RXS | INTENSET.RXC | Description | |------|--------------|--------------|---------------------------------------------------------------------------------------------| | 0 | X | X | Start-of-frame detection disabled. | | 1 | 0 | 0 | Reserved | | 1 | 0 | 1 | Start-of-frame detection enabled. RXC wakes up the device from all sleep modes. | | 1 | 1 | 0 | Start-of-frame detection enabled. RXS wakes up the device from all sleep modes. | | 1 | 1 | 1 | Start-of-frame detection enabled. Both RXC and RXS wake up the device from all sleep modes. | #### Bit 8 - COLDEN: Collision Detection Enable This bit enables collision detection. This bit is not synchronized. | Value | Description | |-------|-------------------------------------| | 0 | Collision detection is not enabled. | | 1 | Collision detection is enabled. | #### Bit 6 - SBMODE: Stop Bit Mode This bit selects the number of stop bits transmitted. This bit is not synchronized. | Value | Description | |-------|----------------| | 0 | One stop bit. | | 1 | Two stop bits. | #### Bits 2:0 - CHSIZE[2:0]: Character Size These bits select the number of bits in a character. These bits are not synchronized. | CHSIZE[2:0] | Description | |-------------|-------------| | 0x0 | 8 bits | | 0x1 | 9 bits | | 0x2-0x4 | Reserved | | 0x5 | 5 bits | | 0x6 | 6 bits | | 0x7 | 7 bits | #### 26.8.3 Baud Name: BAUD Offset: 0x0C Reset: 0x0000 Property: Enable-Protected, PAC Write-Protection | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----------|-----|-----|------|---------|-----|-----|-----| | | | | | BAUD | )[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | BAUD[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 15:0 - BAUD[15:0]: Baud Value Arithmetic Baud Rate Generation (CTRLA.SAMPR[0]=0): These bits control the clock generation, as described in the SERCOM Baud Rate section. If Fractional Baud Rate Generation (CTRLA.SAMPR[0]=1) bit positions 15 to 13 are replaced by FP[2:0] Fractional Part: Bits 15:13 - FP[2:0]: Fractional Part These bits control the clock generation, as described in the SERCOM Clock Generation – Baud-Rate Generator section. #### • Bits 12:0 - BAUD[21:0]: Baud Value These bits control the clock generation, as described in the SERCOM Clock Generation – Baud-Rate Generator section. #### 26.8.4 Receive Pulse Length Register Name: RXPL Offset: 0x0E Reset: 0x00 **Property: PAC Write-Protection** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | RXPI | _[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:0 - RXPL[7:0]: Receive Pulse Length When the encoding format is set to IrDA (CTRLB.ENC=1), these bits control the minimum pulse length that is required for a pulse to be accepted by the IrDA receiver with regards to the serial engine clock period. $$PULSE \ge (RXPL + 1) \cdot SE_{per}$$ #### 26.8.5 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x14 **Reset:** 0x00 **Property: PAC Write-Protection** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|-------|-------|-----|-----|-----|-----| | | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | | Access | R/W | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - ERROR: Error Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Error Interrupt Enable bit, which disables the Error interrupt. | Value | Description | |-------|------------------------------| | 0 | Error interrupt is disabled. | | 1 | Error interrupt is enabled. | #### Bit 5 - RXBRK: Receive Break Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Receive Break Interrupt Enable bit, which disables the Receive Break interrupt. | Value | Description Description | |-------|--------------------------------------| | 0 | Receive Break interrupt is disabled. | | 1 | Receive Break interrupt is enabled. | #### Bit 4 - CTSIC: Clear to Send Input Change Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Clear To Send Input Change Interrupt Enable bit, which disables the Clear To Send Input Change interrupt. | Value | Description | |-------|---------------------------------------------------| | 0 | Clear To Send Input Change interrupt is disabled. | | 1 | Clear To Send Input Change interrupt is enabled. | #### Bit 3 - RXS: Receive Start Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Receive Start Interrupt Enable bit, which disables the Receive Start Interrupt. | 1 | Value | Description | |---|-------|--------------------------------------| | | 0 | Receive Start interrupt is disabled. | | | 1 | Receive Start interrupt is enabled. | ### Bit 2 – RXC: Receive Complete Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Receive Complete Interrupt Enable bit, which disables the Receive Complete interrupt. | Value | Description | |-------|-----------------------------------------| | 0 | Receive Complete interrupt is disabled. | | 1 | Receive Complete interrupt is enabled. | #### Bit 1 - TXC: Transmit Complete Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Transmit Complete Interrupt Enable bit, which disables the Receive Complete interrupt. | Value | Description | |-------|------------------------------------------| | 0 | Transmit Complete interrupt is disabled. | | 1 | Transmit Complete interrupt is enabled. | #### Bit 0 - DRE: Data Register Empty Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Data Register Empty Interrupt Enable bit, which disables the Data Register Empty interrupt. | Value | Description | |-------|--------------------------------------------| | 0 | Data Register Empty interrupt is disabled. | | 1 | Data Register Empty interrupt is enabled. | ### 26.8.6 Interrupt Enable Set This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET Offset: 0x16 Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|-------|-------|-----|-----|-----|-----| | | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | | Access | R/W | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7 - ERROR: Error Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Error Interrupt Enable bit, which enables the Error interrupt. | | <b>V</b> alue | Description | |---|---------------|------------------------------| | ( | ) | Error interrupt is disabled. | | | 1 | Error interrupt is enabled. | #### Bit 5 – RXBRK: Receive Break Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Receive Break Interrupt Enable bit, which enables the Receive Break interrupt. | Value | Description | |-------|--------------------------------------| | 0 | Receive Break interrupt is disabled. | | 1 | Receive Break interrupt is enabled. | ### Bit 4 - CTSIC: Clear to Send Input Change Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Clear To Send Input Change Interrupt Enable bit, which enables the Clear To Send Input Change interrupt. | Value | Description | |-------|---------------------------------------------------| | 0 | Clear To Send Input Change interrupt is disabled. | | 1 | Clear To Send Input Change interrupt is enabled. | #### Bit 3 - RXS: Receive Start Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Receive Start Interrupt Enable bit, which enables the Receive Start interrupt. | Value | Description | |-------|--------------------------------------| | 0 | Receive Start interrupt is disabled. | | 1 | Receive Start interrupt is enabled. | #### Bit 2 - RXC: Receive Complete Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Receive Complete Interrupt Enable bit, which enables the Receive Complete interrupt. | Value | Description | |-------|-----------------------------------------| | 0 | Receive Complete interrupt is disabled. | | 1 | Receive Complete interrupt is enabled. | #### Bit 1 – TXC: Transmit Complete Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Transmit Complete Interrupt Enable bit, which enables the Transmit Complete interrupt. | Value | Description | |-------|------------------------------------------| | 0 | Transmit Complete interrupt is disabled. | | 1 | Transmit Complete interrupt is enabled. | #### Bit 0 – DRE: Data Register Empty Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Data Register Empty Interrupt Enable bit, which enables the Data Register Empty interrupt. | Value | Description | |-------|--------------------------------------------| | 0 | Data Register Empty interrupt is disabled. | | 1 | Data Register Empty interrupt is enabled. | #### 26.8.7 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x18 Reset: 0x00 Property: - | Bit | 1 | 6 | 5 | 4 | 3 | 2 | 1 | U | | |--------|-------|---|-------|-------|-----|-----|-----|-----|---| | | ERROR | | RXBRK | CTSIC | RXS | RXC | TXC | DRE | ı | | Access | R/W | | R/W | R/W | R/W | R | R/W | R | | | Reset | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bit 7 - ERROR: Error This flag is cleared by writing '1' to it. This bit is set when any error is detected. Errors that will set this flag have corresponding status flags in the STATUS register. Errors that will set this flag are COLL, ISF, BUFOVF, FERR, and PERR.Writing '0' to this bit has no effect. 40001883A-page 396 Writing '1' to this bit will clear the flag. #### Bit 5 - RXBRK: Receive Break This flag is cleared by writing '1' to it. This flag is set when auto-baud is enabled (CTRLA.FORM) and a break character is received. Writing '0' to this bit has no effect. Writing '1' to this bit will clear the flag. #### Bit 4 - CTSIC: Clear to Send Input Change This flag is cleared by writing a '1' to it. This flag is set when a change is detected on the CTS pin. Writing '0' to this bit has no effect. Writing '1' to this bit will clear the flag. #### Bit 3 - RXS: Receive Start This flag is cleared by writing '1' to it. This flag is set when a start condition is detected on the RxD line and start-of-frame detection is enabled (CTRLB.SFDE is '1'). Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Receive Start interrupt flag. #### Bit 2 - RXC: Receive Complete This flag is cleared by reading the Data register (DATA) or by disabling the receiver. This flag is set when there are unread data in DATA. Writing '0' to this bit has no effect. Writing '1' to this bit has no effect. #### Bit 1 - TXC: Transmit Complete This flag is cleared by writing '1' to it or by writing new data to DATA. This flag is set when the entire frame in the transmit shift register has been shifted out and there are no new data in DATA. Writing '0' to this bit has no effect. Writing '1' to this bit will clear the flag. #### Bit 0 - DRE: Data Register Empty This flag is cleared by writing new data to DATA. This flag is set when DATA is empty and ready to be written. Writing '0' to this bit has no effect. Writing '1' to this bit has no effect. #### 26.8.8 Status Name: STATUS Offset: 0x1A Reset: 0x0000 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|------|-----|-----|--------|------|------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | COLL | ISF | CTS | BUFOVF | FERR | PERR | | Access | | | R/W | R/W | R | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 5 - COLL: Collision Detected This bit is cleared by writing '1' to the bit or by disabling the receiver. This bit is set when collision detection is enabled (CTRLB.COLDEN) and a collision is detected. Writing '0' to this bit has no effect. Writing '1' to this bit will clear it. #### Bit 4 - ISF: Inconsistent Sync Field This bit is cleared by writing '1' to the bit or by disabling the receiver. This bit is set when the frame format is set to auto-baud (CTRLA.FORM) and a sync field not equal to 0x55 is received. Writing '0' to this bit has no effect. Writing '1' to this bit will clear it. #### Bit 3 - CTS: Clear to Send This bit indicates the current level of the CTS pin when flow control is enabled (CTRLA.TXPO). Writing '0' to this bit has no effect. Writing '1' to this bit has no effect. #### Bit 2 - BUFOVF: Buffer Overflow Reading this bit before reading the Data register will indicate the error status of the next character to be read. This bit is cleared by writing '1' to the bit or by disabling the receiver. This bit is set when a buffer overflow condition is detected. A buffer overflow occurs when the receive buffer is full, there is a new character waiting in the receive shift register and a new start bit is detected. Writing '0' to this bit has no effect. Writing '1' to this bit will clear it. #### Bit 1 - FERR: Frame Error Reading this bit before reading the Data register will indicate the error status of the next character to be read. rochip Technology Inc. Datasheet Complete This bit is cleared by writing '1' to the bit or by disabling the receiver. This bit is set if the received character had a frame error, i.e., when the first stop bit is zero. Writing '0' to this bit has no effect. Writing '1' to this bit will clear it. #### Bit 0 - PERR: Parity Error Reading this bit before reading the Data register will indicate the error status of the next character to be read. This bit is cleared by writing '1' to the bit or by disabling the receiver. This bit is set if parity checking is enabled (CTRLA.FORM is 0x1, 0x5) and a parity error is detected. Writing '0' to this bit has no effect. Writing '1' to this bit will clear it. #### 26.8.9 Synchronization Busy Name: SYNCBUSY Offset: 0x1C **Reset:** 0x00000000 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|-------|--------|-------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | CTRLB | ENABLE | SWRST | | Access | | | | | | R | R | R | | Reset | | | | | | 0 | 0 | 0 | #### Bit 2 – CTRLB: CTRLB Synchronization Busy Writing to the CTRLB register when the SERCOM is enabled requires synchronization. When writing to CTRLB the SYNCBUSY.CTRLB bit will be set until synchronization is complete. If CTRLB is written while SYNCBUSY.CTRLB is asserted, an APB error will be generated. | Value | Description | |-------|------------------------------------| | 0 | CTRLB synchronization is not busy. | | 1 | CTRLB synchronization is busy. | ## Bit 1 – ENABLE: SERCOM Enable Synchronization Busy Enabling and disabling the SERCOM (CTRLA.ENABLE) requires synchronization. When written, the SYNCBUSY.ENABLE bit will be set until synchronization is complete. Writes to any register (except for CTRLA.SWRST) while enable synchronization is on-going will be discarded and an APB error will be generated. | 1 | Value | Description | |---|-------|-------------------------------------| | | 0 | Enable synchronization is not busy. | | | 1 | Enable synchronization is busy. | ## Bit 0 - SWRST: Software Reset Synchronization Busy Resetting the SERCOM (CTRLA.SWRST) requires synchronization. When written, the SYNCBUSY.SWRST bit will be set until synchronization is complete. Writes to any register while synchronization is on-going will be discarded and an APB error will be generated. | Va | lue | Description | |----|-----|------------------------------------| | 0 | | SWRST synchronization is not busy. | | 1 | | SWRST synchronization is busy. | #### 26.8.10 Data Name: DATA Offset: 0x28 Reset: 0x0000 Property: - #### Bits 8:0 - DATA[8:0]: Data Reading these bits will return the contents of the Receive Data register. The register should be read only when the Receive Complete Interrupt Flag bit in the Interrupt Flag Status and Clear register (INTFLAG.RXC) is set. The status bits in STATUS should be read before reading the DATA value in order to get any corresponding error. Writing these bits will write the Transmit Data register. This register should be written only when the Data Register Empty Interrupt Flag bit in the Interrupt Flag Status and Clear register (INTFLAG.DRE) is set. ## 26.8.11 Debug Control Name: DBGCTRL Offset: 0x30 Reset: 0x00 Property: PAC Write-Protection ## Bit 0 - DBGSTOP: Debug Stop Mode This bit controls the baud-rate generator functionality when the CPU is halted by an external debugger. | Value | Description | |-------|------------------------------------------------------------------------------------------| | 0 | The baud-rate generator continues normal operation when the CPU is halted by an external | | | debugger. | | 1 | The baud-rate generator is halted when the CPU is halted by an external debugger. | # 27. SERCOM SPI – SERCOM Serial Peripheral Interface #### 27.1 Overview The serial peripheral interface (SPI) is one of the available modes in the Serial Communication Interface (SERCOM). The SPI uses the SERCOM transmitter and receiver configured as shown in Block Diagram. Each side, master and slave, depicts a separate SPI containing a shift register, a transmit buffer and two receive buffers. In addition, the SPI master uses the SERCOM baud-rate generator, while the SPI slave can use the SERCOM address match logic. Labels in capital letters are synchronous to CLK\_SERCOMx\_APB and accessible by the CPU, while labels in lowercase letters are synchronous to the SCK clock. #### **Related Links** SERCOM – Serial Communication Interface ### 27.2 Features SERCOM SPI includes the following features: - Full-duplex, four-wire interface (MISO, MOSI, SCK, SS) - Single-buffered transmitter, double-buffered receiver - · Supports all four SPI modes of operation - Single data direction operation allows alternate function on MISO or MOSI pin - Selectable LSB- or MSB-first data transfer - Can be used with DMA - Master operation: - Serial clock speed, f<sub>SCK</sub>=1/t<sub>SCK</sub><sup>(1)</sup> - 8-bit clock generator - Hardware controlled SS - Slave operation: - Serial clock speed, f<sub>SCK</sub>=1/t<sub>SSCK</sub><sup>(1)</sup> - Optional 8-bit address match operation - Operation in all sleep modes - Wake on SS transition - 1. For t<sub>SCK</sub> and t<sub>SSCK</sub> values, refer to SPI Timing Characteristics. #### **Related Links** SERCOM in SPI Mode Timing SERCOM – Serial Communication Interface Features ## 27.3 Block Diagram Figure 27-1. Full-Duplex SPI Master Slave Interconnection ## 27.4 Signal Description Table 27-1. SERCOM SPI Signals | Signal Name | Туре | Description | |-------------|-------------|---------------------| | PAD[3:0] | Digital I/O | General SERCOM pins | One signal can be mapped to one of several pins. #### **Related Links** I/O Multiplexing and Considerations ## 27.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 27.5.1 I/O Lines In order to use the SERCOM's I/O lines, the I/O pins must be configured using the IO Pin Controller (PORT). When the SERCOM is configured for SPI operation, the SERCOM controls the direction and value of the I/O pins according to the table below. Both PORT control bits PINCFGn.PULLEN and PINCFGn.DRVSTR are still effective. If the receiver is disabled, the data input pin can be used for other purposes. In master mode, the slave select line $(\overline{SS})$ is hardware controlled when the Master Slave Select Enable bit in the Control B register (CTRLB.MSSEN) is '1'. Table 27-2. SPI Pin Configuration | Pin | Master SPI | Slave SPI | |------|------------------------|-----------| | MOSI | Output | Input | | MISO | Input | Output | | SCK | Output | Input | | SS | Output (CTRLB.MSSEN=1) | Input | The combined configuration of PORT, the Data In Pinout and the Data Out Pinout bit groups in the Control A register (CTRLA.DIPO and CTRLA.DOPO) define the physical position of the SPI signals in the table above. #### **Related Links** PORT: IO Pin Controller #### 27.5.2 **Power Management** This peripheral can continue to operate in any sleep mode where its source clock is running. The interrupts can wake up the device from sleep modes. #### Related Links PM – Power Manager #### 27.5.3 Clocks The SERCOM bus clock (CLK SERCOMx APB) can be enabled and disabled in the Power Manager. Refer to Perhipharal Clock Masking for details and default status of this clock. A generic clock (GCLK\_SERCOMx\_CORE) is required to clock the SPI. This clock must be configured and enabled in the Generic Clock Controller before using the SPI. This generic clock is asynchronous to the bus clock (CLK\_SERCOMx\_APB). Therefore, writes to certain registers will require synchronization to the clock domains. #### **Related Links** GCLK - Generic Clock Controller Peripheral Clock Masking Synchronization #### 27.5.4 **DMA** The DMA request lines are connected to the DMA Controller (DMAC). In order to use DMA requests with this peripheral the DMAC must be configured first. Refer to DMAC - Direct Memory Access Controller for details. #### **Related Links** DMAC - Direct Memory Access Controller #### 27.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. In order to use interrupt requests of this peripheral, the Interrupt Controller (NVIC) must be configured first. Refer to Nested Vector Interrupt Controller for details. #### Related Links Nested Vector Interrupt Controller #### 27.5.6 **Events** Not applicable. #### 27.5.7 **Debug Operation** When the CPU is halted in debug mode, this peripheral will continue normal operation. If the peripheral is configured to require periodical service by the CPU through interrupts or similar, improper operation or data loss may result during debugging. This peripheral can be forced to halt operation during debugging refer to the Debug Control (DBGCTRL) register for details. #### 27.5.8 **Register Access Protection** Registers with write-access can be write-protected optionally by the peripheral access controller (PAC). PAC Write-Protection is not available for the following registers: - Interrupt Flag Clear and Status register (INTFLAG) - Status register (STATUS) - Data register (DATA) Optional PAC Write-Protection is denoted by the "PAC Write-Protection" property in each individual register description. Write-protection does not apply to accesses through an external debugger. #### **Related Links** PAC - Peripheral Access Controller #### 27.5.9 Analog Connections Not applicable. ## 27.6 Functional Description ## 27.6.1 Principle of Operation The SPI is a high-speed synchronous data transfer interface It allows high-speed communication between the device and peripheral devices. The SPI can operate as master or slave. As master, the SPI initiates and controls all data transactions. The SPI is single buffered for transmitting and double buffered for receiving. When transmitting data, the Data register can be loaded with the next character to be transmitted during the current transmission. When receiving, the data is transferred to the two-level receive buffer, and the receiver is ready for a new character. The SPI transaction format is shown in SPI Transaction Format. Each transaction can contain one or more characters. The character size is configurable, and can be either 8 or 9 bits. Figure 27-2. SPI Transaction Format The SPI master must pull the slave select line (SS) of the desired slave low to initiate a transaction. The master and slave prepare data to send via their respective shift registers, and the master generates the serial clock on the SCK line. Data are always shifted from master to slave on the Master Output Slave Input line (MOSI); data is shifted from slave to master on the Master Input Slave Output line (MISO). Each time character is shifted out from the master, a character will be shifted out from the slave simultaneously. To signal the end of a transaction, the master will pull the $\overline{SS}$ line high #### 27.6.2 Basic Operation #### 27.6.2.1 Initialization The following registers are enable-protected, meaning that they can only be written when the SPI is disabled (CTRL.ENABLE=0): - Control A register (CTRLA), except Enable (CTRLA.ENABLE) and Software Reset (CTRLA.SWRST) - Control B register (CTRLB), except Receiver Enable (CTRLB.RXEN) - Baud register (BAUD) - Address register (ADDR) When the SPI is enabled or is being enabled (CTRLA.ENABLE=1), any writing to these registers will be discarded. when the SPI is being disabled, writing to these registers will be completed after the disabling. Enable-protection is denoted by the Enable-Protection property in the register description. Initialize the SPI by following these steps: - 1. Select SPI mode in master / slave operation in the Operating Mode bit group in the CTRLA register (CTRLA.MODE= 0x2 or 0x3). - 2. Select transfer mode for the Clock Polarity bit and the Clock Phase bit in the CTRLA register (CTRLA.CPOL and CTRLA.CPHA) if desired. - 3. Select the Frame Format value in the CTRLA register (CTRLA.FORM). - Configure the Data In Pinout field in the Control A register (CTRLA.DIPO) for SERCOM pads of the receiver. - 5. Configure the Data Out Pinout bit group in the Control A register (CTRLA.DOPO) for SERCOM pads of the transmitter. - 6. Select the Character Size value in the CTRLB register (CTRLB.CHSIZE). - 7. Write the Data Order bit in the CTRLA register (CTRLA.DORD) for data direction. - 8. If the SPI is used in master mode: - 8.1. Select the desired baud rate by writing to the Baud register (BAUD). - 8.2. If Hardware SS control is required, write '1' to the Master Slave Select Enable bit in CTRLB register (CTRLB.MSSEN). - 9. Enable the receiver by writing the Receiver Enable bit in the CTRLB register (CTRLB.RXEN=1). #### 27.6.2.2 Enabling, Disabling, and Resetting This peripheral is enabled by writing '1' to the Enable bit in the Control A register (CTRLA.ENABLE), and disabled by writing '0' to it. Writing '1' to the Software Reset bit in the Control A register (CTRLA.SWRST) will reset all registers of this peripheral to their initial states, except the DBGCTRL register, and the peripheral is disabled. Refer to the CTRLA register description for details. #### 27.6.2.3 Clock Generation In SPI master operation (CTRLA.MODE=0x3), the serial clock (SCK) is generated internally by the SERCOM baud-rate generator. In SPI mode, the baud-rate generator is set to synchronous mode. The 8-bit Baud register (BAUD) value is used for generating SCK and clocking the shift register. Refer to *Clock Generation – Baud-Rate Generator* for more details. In SPI slave operation (CTRLA.MODE is 0x2), the clock is provided by an external master on the SCK pin. This clock is used to directly clock the SPI shift register. #### **Related Links** Clock Generation – Baud-Rate Generator Asynchronous Arithmetic Mode BAUD Value Selection #### 27.6.2.4 Data Register The SPI Transmit Data register (TxDATA) and SPI Receive Data register (RxDATA) share the same I/O address, referred to as the SPI Data register (DATA). Writing DATA register will update the Transmit Data register. Reading the DATA register will return the contents of the Receive Data register. #### 27.6.2.5 SPI Transfer Modes There are four combinations of SCK phase and polarity to transfer serial data. The SPI data transfer modes are shown in SPI Transfer Modes (Table) and SPI Transfer Modes (Figure). SCK phase is configured by the Clock Phase bit in the CTRLA register (CTRLA.CPHA). SCK polarity is programmed by the Clock Polarity bit in the CTRLA register (CTRLA.CPOL). Data bits are shifted out and latched in on opposite edges of the SCK signal. This ensures sufficient time for the data signals to stabilize. Table 27-3. SPI Transfer Modes | Mode | CPOL | СРНА | Leading Edge | Trailing Edge | |------|------|------|-----------------|-----------------| | 0 | 0 | 0 | Rising, sample | Falling, setup | | 1 | 0 | 1 | Rising, setup | Falling, sample | | 2 | 1 | 0 | Falling, sample | Rising, setup | | 3 | 1 | 1 | Falling, setup | Rising, sample | #### Note: Leading edge is the first clock edge in a clock cycle. Trailing edge is the second clock edge in a clock cycle. Figure 27-3. SPI Transfer Modes ### 27.6.2.6 Transferring Data #### Master In master mode (CTRLA.MODE=0x3), when Master Slave Enable Select (CTRLB.MSSEN) is '1', hardware will control the $\overline{SS}$ line. When Master Slave Select Enable (CTRLB.MSSEN) is '0', the $\overline{SS}$ line must be configured as an output. $\overline{SS}$ can be assigned to any general purpose I/O pin. When the SPI is ready for a data transaction, software must pull the $\overline{SS}$ line low. When writing a character to the Data register (DATA), the character will be transferred to the shift register. Once the content of TxDATA has been transferred to the shift register, the Data Register Empty flag in the Interrupt Flag Status and Clear register (INTFLAG.DRE) will be set. And a new character can be written to DATA. Each time one character is shifted out from the master, another character will be shifted in from the slave simultaneously. If the receiver is enabled (CTRLA.RXEN=1), the contents of the shift register will be transferred to the two-level receive buffer. The transfer takes place in the same clock cycle as the last data bit is shifted in. And the Receive Complete Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.RXC) will be set. The received data can be retrieved by reading DATA. When the last character has been transmitted and there is no valid data in DATA, the Transmit Complete Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.TXC) will be set. When the transaction is finished, the master must pull the $\overline{SS}$ line high to notify the slave. If Master Slave Select Enable (CTRLB.MSSEN) is set to '0', the software must pull the $\overline{SS}$ line high. #### Slave In slave mode (CTRLA.MODE=0x2), the SPI interface will remain inactive with the MISO line tri-stated as long as the $\overline{SS}$ pin is pulled high. Software may update the contents of DATA at any time as long as the Data Register Empty flag in the Interrupt Status and Clear register (INTFLAG.DRE) is set. When SS is pulled low and SCK is running, the slave will sample and shift out data according to the transaction mode set. When the content of TxDATA has been loaded into the shift register, INTFLAG.DRE will be set, and new data can be written to DATA. Similar to the master, the slave will receive one character for each character transmitted. A character will be transferred into the two-level receive buffer within the same clock cycle its last data bit is received. The received character can be retrieved from DATA when the Receive Complete interrupt flag (INTFLAG.RXC) is set. When the master pulls the $\overline{SS}$ line high, the transaction is done and the Transmit Complete Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.TXC) will be set. After DATA is written it takes up to three SCK clock cycles until the content of DATA is ready to be loaded into the shift register on the next character boundary. As a consequence, the first character transferred in a SPI transaction will not be the content of DATA. This can be avoided by using the preloading feature. Refer to Preloading of the Slave Shift Register. When transmitting several characters in one SPI transaction, the data has to be written into DATA register with at least three SCK clock cycles left in the current character transmission. If this criteria is not met, the previously received character will be transmitted. Once the DATA register is empty, it takes three CLK\_SERCOM\_APB cycles for INTFLAG.DRE to be set. #### 27.6.2.7 Receiver Error Bit The SPI receiver has one error bit: the Buffer Overflow bit (BUFOVF), which can be read from the Status register (STATUS). Once an error happens, the bit will stay set until it is cleared by writing '1' to it. The bit is also automatically cleared when the receiver is disabled. There are two methods for buffer overflow notification, selected by the immediate buffer overflow notification bit in the Control A register (CTRLA.IBON): If CTRLA.IBON=1, STATUS.BUFOVF is raised immediately upon buffer overflow. Software can then empty the receive FIFO by reading RxDATA until the receiver complete interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.RXC) goes low. If CTRLA.IBON=0, the buffer overflow condition travels with data through the receive FIFO. After the received data is read, STATUS.BUFOVF and INTFLAG.ERROR will be set along with INTFLAG.RXC, and RxDATA will be zero. #### 27.6.3 Additional Features #### 27.6.3.1 Address Recognition When the SPI is configured for slave operation (CTRLA.MODE=0x2) with address recognition (CTRLA.FORM is 0x2), the SERCOM address recognition logic is enabled: the first character in a transaction is checked for an address match. If there is a match, the Receive Complete Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.RXC) is set, the MISO output is enabled, and the transaction is processed. If the device is in sleep mode, an address match can wake up the device in order to process the transaction. If there is no match, the complete transaction is ignored. If a 9-bit frame format is selected, only the lower 8 bits of the shift register are checked against the Address register (ADDR). Preload must be disabled (CTRLB.PLOADEN=0) in order to use this mode. #### Related Links Address Match and Mask #### 27.6.3.2 Preloading of the Slave Shift Register When starting a transaction, the slave will first transmit the contents of the shift register before loading new data from DATA. The first character sent can be either the reset value of the shift register (if this is the first transmission since the last reset) or the last character in the previous transmission. Preloading can be used to preload data into the shift register while $\overline{SS}$ is high: this eliminates sending a dummy character when starting a transaction. If the shift register is not preloaded, the current contents of the shift register will be shifted out. Only one data character will be preloaded into the shift register while the synchronized $\overline{SS}$ signal is high. If the next character is written to DATA before $\overline{SS}$ is pulled low, the second character will be stored in DATA until transfer begins. For proper preloading, sufficient time must elapse between $\overline{SS}$ going low and the first SCK sampling edge, as in Timing Using Preloading. See also *Electrical Characteristics* for timing details. Preloading is enabled by writing '1' to the Slave Data Preload Enable bit in the CTRLB register (CTRLB.PLOADEN). Figure 27-4. Timing Using Preloading Related Links **Electrical Characteristics** #### 27.6.3.3 Master with Several Slaves Master with multiple slaves in parallel is only available when Master Slave Select Enable (CTRLB.MSSEN) is set to zero and hardware $\overline{SS}$ control is disabled. If the bus consists of several SPI slaves, an SPI master can use general purpose I/O pins to control the $\overline{SS}$ line to each of the slaves on the bus, as shown in Multiple Slaves in Parallel. In this configuration, the single selected SPI slave will drive the tri-state MISO line. Figure 27-5. Multiple Slaves in Parallel Another configuration is multiple slaves in series, as in Multiple Slaves in Series. In this configuration, all n attached slaves are connected in series. A common $\overline{SS}$ line is provided to all slaves, enabling them simultaneously. The master must shift n characters for a complete transaction. Depending on the Master Slave Select Enable bit (CTRLB.MSSEN), the $\overline{SS}$ line can be controlled either by hardware or user software and normal GPIO. Figure 27-6. Multiple Slaves in Series #### 27.6.3.4 Loop-Back Mode For loop-back mode, configure the Data In Pinout (CTRLA.DIPO) and Data Out Pinout (CTRLA.DOPO) to use the same data pins for transmit and receive. The loop-back is through the pad, so the signal is also available externally. #### 27.6.3.5 Hardware Controlled SS In master mode, a single $\overline{SS}$ chip select can be controlled by hardware by writing the Master Slave Select Enable (CTRLB.MSSEN) bit to '1'. In this mode, the $\overline{SS}$ pin is driven low for a minimum of one baud cycle before transmission begins, and stays low for a minimum of one baud cycle after transmission completes. If back-to-back frames are transmitted, the $\overline{SS}$ pin will always be driven high for a minimum of one baud cycle between frames. In Hardware Controlled SS, the time T is between one and two baud cycles depending on the SPI transfer mode. Figure 27-7. Hardware Controlled SS T = 1 to 2 baud cycles When CTRLB.MSSEN=0, the SS pin(s) is/are controlled by user software and normal GPIO. #### 27.6.3.6 Slave Select Low Detection In slave mode, the SPI can wake the CPU when the slave select (SS) goes low. When the Slave Select Low Detect is enabled (CTRLB.SSDE=1), a high-to-low transition will set the Slave Select Low interrupt flag (INTFLAG.SSL) and the device will wake up if applicable. #### 27.6.4 DMA, Interrupts, and Events Table 27-4. Module Request for SERCOM SPI | Condition | Request | | | | | | |---------------------------|--------------------------------------------|-----------|-------|--|--|--| | | DMA | Interrupt | Event | | | | | Data Register Empty (DRE) | Yes (request cleared when data is written) | Yes | NA | | | | | Receive Complete (RXC) | Yes (request cleared when data is read) | Yes | | | | | | Transmit Complete (TXC) | NA | Yes | | | | | | Slave Select low (SSL) | NA | Yes | | | | | | Error (ERROR) | NA | Yes | | | | | #### 27.6.4.1 DMA Operation The SPI generates the following DMA requests: - Data received (RX): The request is set when data is available in the receive FIFO. The request is cleared when DATA is read. - Data transmit (TX): The request is set when the transmit buffer (TX DATA) is empty. The request is cleared when DATA is written. #### 27.6.4.2 Interrupts The SPI has the following interrupt sources. These are asynchronous interrupts, and can wake up the device from any sleep mode: - Data Register Empty (DRE) - Receive Complete (RXC) - Transmit Complete (TXC) - Slave Select Low (SSL) - Error (ERROR) Each interrupt source has its own interrupt flag. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) will be set when the interrupt condition is met. Each interrupt can be individually enabled by writing '1' to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing '1' to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and if the corresponding interrupt is enabled. The interrupt request remains active until either the interrupt flag is cleared, the interrupt is disabled, or the SPI is reset. For details on clearing interrupt flags, refer to the INTFLAG register description. The SPI has one common interrupt request line for all the interrupt sources. The value of INTFLAG indicates which interrupt is executed. Note that interrupts must be globally enabled for interrupt requests. Refer to *Nested Vector Interrupt Controller* for details. #### **Related Links** Nested Vector Interrupt Controller #### 27.6.4.3 Events Not applicable. ## 27.6.5 Sleep Mode Operation The behavior in sleep mode is depending on the master/slave configuration and the Run In Standby bit in the Control A register (CTRLA.RUNSTDBY): - Master operation, CTRLA.RUNSTDBY=1: The peripheral clock GCLK\_SERCOM\_CORE will continue to run in idle sleep mode and in standby sleep mode. Any interrupt can wake up the device. - Master operation, CTRLA.RUNSTDBY=0: GLK\_SERCOMx\_CORE will be disabled after the ongoing transaction is finished. Any interrupt can wake up the device. - Slave operation, CTRLA.RUNSTDBY=1: The Receive Complete interrupt can wake up the device. - Slave operation, CTRLA.RUNSTDBY=0: All reception will be dropped, including the ongoing transaction. ## 27.6.6 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. The following bits are synchronized when written: - Software Reset bit in the CTRLA register (CTRLA.SWRST) - Enable bit in the CTRLA register (CTRLA.ENABLE) - Receiver Enable bit in the CTRLB register (CTRLB.RXEN) **Note:** CTRLB.RXEN is write-synchronized somewhat differently. See also *CTRLB* register for details. Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. #### **Related Links** Register Synchronization # 27.7 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------|-----------|----------|----------|---------|-------|--------|-----------|--------|-------------|-----------| | 0x00 | | 7:0 | RUNSTDBY | | | | MODE[2:0] | | ENABLE | SWRST | | 0x01 | OTDI A | 15:8 | | | | | | | | IBON | | 0x02 | CTRLA | 23:16 | | | DIPO | D[1:0] | | | DOP | D[1:0] | | 0x03 | | 31:24 | | DORD | CPOL | СРНА | | FORI | M[3:0] | | | 0x04 | | 7:0 | | PLOADEN | | | | | CHSIZE[2:0] | | | 0x05 | CTRLB | 15:8 | AMOE | DE[1:0] | MSSEN | | | | SSDE | | | 0x06 | | 23:16 | | | | | | | RXEN | | | 0x07 | | 31:24 | | | | | | | | | | 0x08 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x0B | | | | | | | | | | | | 0x0C | BAUD | 7:0 | | | | BAL | JD[7:0] | | | | | 0x0D | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x13 | | | | | | | | | | | | 0x14 | INTENCLR | 7:0 | ERROR | | | | SSL | RXC | TXC | DRE | | 0x15 | Reserved | | | | | | | | | | | 0x16 | INTENSET | 7:0 | ERROR | | | | SSL | RXC | TXC | DRE | | 0x17 | Reserved | | | | | | | | | | | 0x18 | INTFLAG | 7:0 | ERROR | | | | SSL | RXC | TXC | DRE | | 0x19 | Reserved | | | | | | | | | | | 0x1A | STATUS | 7:0 | | | | | | BUFOVF | | | | 0x1B | 01/11/00 | 15:8 | | | | | | | | | | 0x1C | | 7:0 | | | | | | CTRLB | ENABLE | SWRST | | 0x1D | SYNCBUSY | 15:8 | | | | | | | | | | 0x1E | 311100031 | 23:16 | | | | | | | | | | 0x1F | | 31:24 | | | | | | | | | | 0x20 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x23 | | | | | | | | | | | | 0x24 | | 7:0 | | | | ADE | DR[7:0] | | | | | 0x25 | ADDR | 15:8 | | | | | | | | | | 0x26 | ABBIT | 23:16 | | | | ADDRI | MASK[7:0] | | | | | 0x27 | | 31:24 | | | | | | | | | | 0x28 | DATA | 7:0 | | | | DAT | ΓΑ[7:0] | | | | | 0x29 | 5,171 | 15:8 | | | | | | | | DATA[8:8] | | 0x2A | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x2F | | | | | | | | | | | | 0x30 | DBGCTRL | 7:0 | | | | | | | | DBGSTOP | ## 27.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers require synchronization when read and/or written. Synchronization is denoted by the "Read-Synchronized" and/or "Write-Synchronized" property in each individual register description. #### Refer to Synchronization Some registers are enable-protected, meaning they can only be written when the module is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. Refer to Register Access Protection. #### 27.8.1 Control A Name: CTRLA Offset: 0x00 **Reset**: 0x00000000 Property: PAC Write-Protection, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|------|------|--------|-----------|------|--------|--------| | | | DORD | CPOL | CPHA | | FORM | | | | Access | | R/W | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | DIPO | D[1:0] | | | DOP | D[1:0] | | Access | | | R/W | R/W | | | R/W | R/W | | Reset | | | 0 | 0 | | | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | IBON | | Access | | | | | | | | R/W | | Reset | | | | | | | | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RUNSTDBY | | | | MODE[2:0] | | ENABLE | SWRST | | Access | R/W | | | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | | | 0 | 0 | 0 | 0 | 0 | #### Bit 30 - DORD: Data Order This bit selects the data order when a character is shifted out from the shift register. This bit is not synchronized. | Value | Description | |-------|---------------------------| | 0 | MSB is transferred first. | | 1 | LSB is transferred first. | ## Bit 29 - CPOL: Clock Polarity In combination with the Clock Phase bit (CPHA), this bit determines the SPI transfer mode. This bit is not synchronized. | Value | Description | |-------|------------------------------------------------------------------------------------------------| | 0 | SCK is low when idle. The leading edge of a clock cycle is a rising edge, while the trailing | | | edge is a falling edge. | | 1 | SCK is high when idle. The leading edge of a clock cycle is a falling edge, while the trailing | | | edge is a rising edge. | #### Bit 28 - CPHA: Clock Phase In combination with the Clock Polarity bit (CPOL), this bit determines the SPI transfer mode. This bit is not synchronized. | Mode | CPOL | СРНА | Leading Edge | Trailing Edge | |------|------|------|-----------------|-----------------| | 0x0 | 0 | 0 | Rising, sample | Falling, change | | 0x1 | 0 | 1 | Rising, change | Falling, sample | | 0x2 | 1 | 0 | Falling, sample | Rising, change | | 0x3 | 1 | 1 | Falling, change | Rising, sample | | Value | Description | |-------|-------------------------------------------------------------------------------| | 0 | The data is sampled on a leading SCK edge and changed on a trailing SCK edge. | | 1 | The data is sampled on a trailing SCK edge and changed on a leading SCK edge. | #### Bits 27:24 - FORM[3:0]: Frame Format This bit field selects the various frame formats supported by the SPI in slave mode. When the 'SPI frame with address' format is selected, the first byte received is checked against the ADDR register. | FORM[3:0] | Name | Description | |-----------|----------|------------------------| | 0x0 | SPI | SPI frame | | 0x1 | - | Reserved | | 0x2 | SPI_ADDR | SPI frame with address | | 0x3-0xF | - | Reserved | ## Bits 21:20 - DIPO[1:0]: Data In Pinout These bits define the data in (DI) pad configurations. In master operation, DI is MISO. In slave operation, DI is MOSI. These bits are not synchronized. | DIPO[1:0] | Name | Description | |-----------|--------|-------------------------------------| | 0x0 | PAD[0] | SERCOM PAD[0] is used as data input | | 0x1 | PAD[1] | SERCOM PAD[1] is used as data input | | 0x2 | PAD[2] | SERCOM PAD[2] is used as data input | | 0x3 | PAD[3] | SERCOM PAD[3] is used as data input | ## Bits 17:16 - DOPO[1:0]: Data Out Pinout This bit defines the available pad configurations for data out (DO) and the serial clock (SCK). In slave operation, the slave select line $(\overline{SS})$ is controlled by DOPO, while in master operation the $\overline{SS}$ line is controlled by the port configuration. In master operation, DO is MOSI. In slave operation, DO is MISO. These bits are not synchronized. | DOPO | DO | SCK | Slave SS | Master SS | |------|--------|--------|----------|----------------------| | 0x0 | PAD[0] | PAD[1] | PAD[2] | System configuration | | 0x1 | PAD[2] | PAD[3] | PAD[1] | System configuration | | 0x2 | PAD[3] | PAD[1] | PAD[2] | System configuration | | 0x3 | PAD[0] | PAD[3] | PAD[1] | System configuration | #### Bit 8 - IBON: Immediate Buffer Overflow Notification This bit controls when the buffer overflow status bit (STATUS.BUFOVF) is set when a buffer overflow occurs. This bit is not synchronized. | Value | Description | |-------|---------------------------------------------------------| | 0 | STATUS.BUFOVF is set when it occurs in the data stream. | | 1 | STATUS.BUFOVF is set immediately upon buffer overflow. | #### Bit 7 - RUNSTDBY: Run In Standby This bit defines the functionality in standby sleep mode. These bits are not synchronized. | RUNSTDBY | Slave | Master | |----------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | 0x0 | Disabled. All reception is dropped, including the ongoing transaction. | Generic clock is disabled when ongoing transaction is finished. All interrupts can wake up the device. | | 0x1 | Ongoing transaction continues, wake on Receive Complete interrupt. | Generic clock is enabled while in sleep modes. All interrupts can wake up the device. | #### Bits 4:2 - MODE[2:0]: Operating Mode These bits must be written to 0x2 or 0x3 to select the SPI serial communication interface of the SERCOM. 0x2: SPI slave operation 0x3: SPI master operation These bits are not synchronized. #### Bit 1 - ENABLE: Enable Due to synchronization, there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately and the Synchronization Enable Busy bit in the Synchronization Busy register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE is cleared when the operation is complete. This bit is not enable-protected. | Value | Description | |-------|-----------------------------------------------| | 0 | The peripheral is disabled or being disabled. | | 1 | The peripheral is enabled or being enabled. | #### Bit 0 - SWRST: Software Reset Writing '0' to this bit has no effect. Writing '1' to this bit resets all registers in the SERCOM, except DBGCTRL, to their initial state, and the SERCOM will be disabled. Writing "1' to CTRL.SWRST will always take precedence, meaning that all other writes in the same writeoperation will be discarded. Any register write access during the ongoing reset will result in an APB error. Reading any register will return the reset value of the register. Due to synchronization, there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY. SWRST will both be cleared when the reset is complete. This bit is not enable-protected. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | The reset operation is ongoing. | #### 27.8.2 Control B Name: CTRLB Offset: 0x04 **Reset**: 0x00000000 Property: PAC Write-Protection, Enable-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|------|---------|-------|----|----|-----|-------------|-----| | | AMOE | DE[1:0] | MSSEN | | | | SSDE | | | Access | R/W | R/W | R/W | | | | R/W | | | Reset | 0 | 0 | 0 | | | | 0 | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PLOADEN | | | | | CHSIZE[2:0] | | | Access | | R/W | | | | R/W | R/W | R/W | | Reset | | 0 | | | | 0 | 0 | 0 | #### Bit 17 - RXEN: Receiver Enable Writing '0' to this bit will disable the SPI receiver immediately. The receive buffer will be flushed, data from ongoing receptions will be lost and STATUS.BUFOVF will be cleared. Writing '1' to CTRLB.RXEN when the SPI is disabled will set CTRLB.RXEN immediately. When the SPI is enabled, CTRLB.RXEN will be cleared, SYNCBUSY.CTRLB will be set and remain set until the receiver is enabled. When the receiver is enabled CTRLB.RXEN will read back as '1'. Writing '1' to CTRLB.RXEN when the SPI is enabled will set SYNCBUSY.CTRLB, which will remain set until the receiver is enabled, and CTRLB.RXEN will read back as '1'. This bit is not enable-protected. | Value | Description | |-------|--------------------------------------------------------------------| | 0 | The receiver is disabled or being enabled. | | 1 | The receiver is enabled or it will be enabled when SPI is enabled. | #### Bits 15:14 - AMODE[1:0]: Address Mode These bits set the slave addressing mode when the frame format (CTRLA.FORM) with address is used. They are unused in master mode. | AMODE[1:0] | Name | Description | |------------|---------|---------------------------------------------------------------------------------------------------------------| | 0x0 | MASK | ADDRMASK is used as a mask to the ADDR register | | 0x1 | 2_ADDRS | The slave responds to the two unique addresses in ADDR and ADDRMASK | | 0x2 | RANGE | The slave responds to the range of addresses between and including ADDR and ADDRMASK. ADDR is the upper limit | | 0x3 | - | Reserved | #### Bit 13 - MSSEN: Master Slave Select Enable This bit enables hardware slave select (SS) control. | Value | Description | |-------|----------------------------------| | 0 | Hardware SS control is disabled. | | 1 | Hardware SS control is enabled. | ## Bit 9 - SSDE: Slave Select Low Detect Enable This bit enables wake up when the slave select $(\overline{SS})$ pin transitions from high to low. | Value | Description | |-------|------------------------------| | 0 | SS low detector is disabled. | | 1 | SS low detector is enabled. | #### Bit 6 - PLOADEN: Slave Data Preload Enable Setting this bit will enable preloading of the slave shift register when there is no transfer in progress. If the SS line is high when DATA is written, it will be transferred immediately to the shift register. ## Bits 2:0 - CHSIZE[2:0]: Character Size | CHSIZE[2:0] | Name | Description | |-------------|------|-------------| | 0x0 | 8BIT | 8 bits | | 0x1 | 9BIT | 9 bits | | 0x2-0x7 | - | Reserved | #### 27.8.3 Baud Rate Name: BAUD Offset: 0x0C Reset: 0x00 Property: PAC Write-Protection, Enable-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | BAUI | D[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:0 - BAUD[7:0]: Baud Register These bits control the clock generation, as described in the SERCOM Clock Generation – Baud-Rate Generator. ## 27.8.4 Interrupt Enable Clear Name: INTENCLR **Offset**: 0x14 **Reset**: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|-----|-----|-----|-----| | | ERROR | | | | SSL | RXC | TXC | DRE | | Access | R/W | | | | R/W | R/W | R/W | R/W | | Reset | 0 | | | | 0 | 0 | 0 | 0 | ## Bit 7 - ERROR: Error Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Error Interrupt Enable bit, which disables the Error interrupt. | Value | Description | |-------|------------------------------| | 0 | Error interrupt is disabled. | | 1 | Error interrupt is enabled. | ### Bit 3 - SSL: Slave Select Low Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Slave Select Low Interrupt Enable bit, which disables the Slave Select Low Interrupt. | Value | Description | |-------|-----------------------------------------| | 0 | Slave Select Low interrupt is disabled. | | 1 | Slave Select Low interrupt is enabled. | ## Bit 2 - RXC: Receive Complete Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Receive Complete Interrupt Enable bit, which disables the Receive Complete interrupt. | Value | Description | |-------|-----------------------------------------| | 0 | Receive Complete interrupt is disabled. | | 1 | Receive Complete interrupt is enabled. | ## Bit 1 – TXC: Transmit Complete Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Transmit Complete Interrupt Enable bit, which disable the Transmit Complete interrupt. | Value | Description | |-------|------------------------------------------| | 0 | Transmit Complete interrupt is disabled. | | 1 | Transmit Complete interrupt is enabled. | ## Bit 0 – DRE: Data Register Empty Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Data Register Empty Interrupt Enable bit, which disables the Data Register Empty interrupt. | Value | Description | |-------|--------------------------------------------| | 0 | Data Register Empty interrupt is disabled. | | 1 | Data Register Empty interrupt is enabled. | ## 27.8.5 Interrupt Enable Set Name: INTENSET Offset: 0x16 Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|-----|-----|-----|-----| | | ERROR | | | | SSL | RXC | TXC | DRE | | Access | R/W | | | | R/W | R/W | R/W | R/W | | Reset | 0 | | | | 0 | 0 | 0 | 0 | ### Bit 7 - ERROR: Error Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Error Interrupt Enable bit, which enables the Error interrupt. | Value | Description | |-------|------------------------------| | 0 | Error interrupt is disabled. | | 1 | Error interrupt is enabled. | #### Bit 3 - SSL: Slave Select Low Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Slave Select Low Interrupt Enable bit, which enables the Slave Select Low interrupt. | Value | Description | |-------|-----------------------------------------| | 0 | Slave Select Low interrupt is disabled. | | 1 | Slave Select Low interrupt is enabled. | ### Bit 2 - RXC: Receive Complete Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Receive Complete Interrupt Enable bit, which enables the Receive Complete interrupt. | Value | Description | |-------|-----------------------------------------| | 0 | Receive Complete interrupt is disabled. | | 1 | Receive Complete interrupt is enabled. | #### Bit 1 - TXC: Transmit Complete Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Transmit Complete Interrupt Enable bit, which enables the Transmit Complete interrupt. | Value | Description | |-------|------------------------------------------| | 0 | Transmit Complete interrupt is disabled. | | 1 | Transmit Complete interrupt is enabled. | #### Bit 0 - DRE: Data Register Empty Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Data Register Empty Interrupt Enable bit, which enables the Data Register Empty interrupt. | Value | Description | |-------|--------------------------------------------| | 0 | Data Register Empty interrupt is disabled. | | 1 | Data Register Empty interrupt is enabled. | ## 27.8.6 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x18 Reset: 0x00 ### Property: - #### Bit 7 - ERROR: Error This flag is cleared by writing '1' to it. This bit is set when any error is detected. Errors that will set this flag have corresponding status flags in the STATUS register. The BUFOVF error will set this interrupt flag. Writing '0' to this bit has no effect. Writing '1' to this bit will clear the flag. #### Bit 3 - SSL: Slave Select Low This flag is cleared by writing '1' to it. This bit is set when a high to low transition is detected on the \_SS pin in slave mode and Slave Select Low Detect (CTRLB.SSDE) is enabled. Writing '0' to this bit has no effect. Writing '1' to this bit will clear the flag. ### Bit 2 - RXC: Receive Complete This flag is cleared by reading the Data (DATA) register or by disabling the receiver. This flag is set when there are unread data in the receive buffer. If address matching is enabled, the first data received in a transaction will be an address. Writing '0' to this bit has no effect. Writing '1' to this bit has no effect. #### Bit 1 - TXC: Transmit Complete This flag is cleared by writing '1' to it or by writing new data to DATA. In master mode, this flag is set when the data have been shifted out and there are no new data in DATA. In slave mode, this flag is set when the \_SS pin is pulled high. If address matching is enabled, this flag is only set if the transaction was initiated with an address match. Writing '0' to this bit has no effect. Writing '1' to this bit will clear the flag. ## Bit 0 – DRE: Data Register Empty This flag is cleared by writing new data to DATA. This flag is set when DATA is empty and ready for new data to transmit. Writing '0' to this bit has no effect. Writing '1' to this bit has no effect. #### 27.8.7 Status Name: STATUS Offset: 0x1A Reset: 0x0000 Property: - #### Bit 2 - BUFOVF: Buffer Overflow Reading this bit before reading DATA will indicate the error status of the next character to be read. This bit is cleared by writing '1' to the bit or by disabling the receiver. This bit is set when a buffer overflow condition is detected. See also CTRLA.IBON for overflow handling. When set, the corresponding RxDATA will be zero. Writing '0' to this bit has no effect. Writing '1' to this bit will clear it. | Value | Description | |-------|----------------------------------| | 0 | No Buffer Overflow has occurred. | | 1 | A Buffer Overflow has occurred. | ## 27.8.8 Synchronization Busy Name: SYNCBUSY Offset: 0x1C **Reset:** 0x00000000 Property: - Access Reset | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|----|----|-------|--------|-------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | CTRLB | ENABLE | SWRST | | Access | | | | | | R | R | R | | Reset | | | | | | 0 | 0 | 0 | #### Bit 2 - CTRLB: CTRLB Synchronization Busy Writing to the CTRLB when the SERCOM is enabled requires synchronization. Ongoing synchronization is indicated by SYNCBUSY.CTRLB=1 until synchronization is complete. If CTRLB is written while SYNCBUSY.CTRLB=1, an APB error will be generated. | Value | Description | |-------|------------------------------------| | 0 | CTRLB synchronization is not busy. | | 1 | CTRLB synchronization is busy. | ## Bit 1 - ENABLE: SERCOM Enable Synchronization Busy Enabling and disabling the SERCOM (CTRLA.ENABLE) requires synchronization. Ongoing synchronization is indicated by SYNCBUSY.ENABLE=1 until synchronization is complete. Writes to any register (except for CTRLA.SWRST) while enable synchronization is on-going will be discarded and an APB error will be generated. | 1 | Value | Description | |---|-------|-------------------------------------| | | 0 | Enable synchronization is not busy. | | | 1 | Enable synchronization is busy. | #### Bit 0 – SWRST: Software Reset Synchronization Busy Resetting the SERCOM (CTRLA.SWRST) requires synchronization. Ongoing synchronization is indicated by SYNCBUSY.SWRST=1 until synchronization is complete. Writes to any register while synchronization is on-going will be discarded and an APB error will be generated. | Value | Description | |-------|------------------------------------| | 0 | SWRST synchronization is not busy. | | 1 | SWRST synchronization is busy. | #### 27.8.9 Address Name: ADDR Offset: 0x24 **Reset**: 0x00000000 Property: PAC Write-Protection, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|----|----|----|----|----|----|----|----| | | | | | | | | | | Access Reset | = | | | | | | | | | |--------|---------------|-----|-----|-----|-----|-----|-----|-----| | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | ADDRMASK[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ADDR[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 23:16 - ADDRMASK[7:0]: Address Mask These bits hold the address mask when the transaction format with address is used (CTRLA.FORM, CTRLB.AMODE). #### Bits 7:0 - ADDR[7:0]: Address These bits hold the address when the transaction format with address is used (CTRLA.FORM, CTRLB.AMODE). #### 27.8.10 Data Name: DATA Offset: 0x28 Reset: 0x0000 Property: – #### Bits 8:0 - DATA[8:0]: Data Reading these bits will return the contents of the receive data buffer. The register should be read only when the Receive Complete Interrupt Flag bit in the Interrupt Flag Status and Clear register (INTFLAG.RXC) is set. Writing these bits will write the transmit data buffer. This register should be written only when the Data Register Empty Interrupt Flag bit in the Interrupt Flag Status and Clear register (INTFLAG.DRE) is set. ## 27.8.11 Debug Control Name: DBGCTRL Offset: 0x30 Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|---------| | | | | | | | | | DBGSTOP | | Access | | | | | | | | R/W | | Reset | | | | | | | | 0 | ## Bit 0 – DBGSTOP: Debug Stop Mode This bit controls the functionality when the CPU is halted by an external debugger. | Value | Description | |-------|------------------------------------------------------------------------------------------| | 0 | The baud-rate generator continues normal operation when the CPU is halted by an external | | | debugger. | | 1 | The baud-rate generator is halted when the CPU is halted by an external debugger. | # 28. SERCOM I<sup>2</sup>C – SERCOM Inter-Integrated Circuit #### 28.1 Overview The inter-integrated circuit ( I<sup>2</sup>C) interface is one of the available modes in the serial communication interface (SERCOM). The I<sup>2</sup>C interface uses the SERCOM transmitter and receiver configured as shown in Figure 28-1. Labels in capital letters are registers accessible by the CPU, while lowercase labels are internal to the SERCOM. Each master and slave have a separate I<sup>2</sup>C interface containing a shift register, a transmit buffer and a receive buffer. In addition, the I<sup>2</sup>C master uses the SERCOM baud-rate generator, while the I<sup>2</sup>C slave uses the SERCOM address match logic. ## **Related Links** SERCOM – Serial Communication Interface #### 28.2 Features SERCOM I<sup>2</sup>C includes the following features: - Master or slave operation - Can be used with DMA - Philips I<sup>2</sup>C compatible - SMBus<sup>™</sup> compatible - PMBus compatible - Support of 100kHz and 400kHz, 1MHz and 3.4MHz I<sup>2</sup>C mode low system clock frequencies - Physical interface includes: - Slew-rate limited outputs - Filtered inputs - Slave operation: - Operation in all sleep modes - Wake-up on address match - 7-bit and 10-bit Address match in hardware for: - Unique address and/or 7-bit general call address - Address range - Two unique addresses can be used with DMA #### **Related Links** Features ## 28.3 Block Diagram Figure 28-1. I<sup>2</sup>C Single-Master Single-Slave Interconnection ## 28.4 Signal Description | Signal Name | Туре | Description | |-------------|-------------|------------------| | PAD[0] | Digital I/O | SDA | | PAD[1] | Digital I/O | SCL | | PAD[2] | Digital I/O | SDA_OUT (4-wire) | | PAD[3] | Digital I/O | SDC_OUT (4-wire) | One signal can be mapped on several pins. Not all the pins are I<sup>2</sup>C pins. #### **Related Links** I/O Multiplexing and Considerations ## 28.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 28.5.1 I/O Lines In order to use the I/O lines of this peripheral, the I/O pins must be configured using the I/O Pin Controller (PORT). When the SERCOM is used in I<sup>2</sup>C mode, the SERCOM controls the direction and value of the I/O pins. Both PORT control bits PINCFGn.PULLEN and PINCFGn.DRVSTR are still effective. If the receiver or transmitter is disabled, these pins can be used for other purposes. #### **Related Links** PORT: IO Pin Controller ## 28.5.2 Power Management This peripheral can continue to operate in any sleep mode where its source clock is running. The interrupts can wake up the device from sleep modes. #### **Related Links** PM – Power Manager #### 28.5.3 Clocks The SERCOM bus clock (CLK\_SERCOMx\_APB) can be enabled and disabled in the Power Manager. Refer to *Perhipharal Clock Masking* for details and default status of this clock. Two generic clocks ared used by SERCOM, GCLK\_SERCOMx\_CORE and GCLK\_SERCOM\_SLOW. The core clock (GCLK\_SERCOMx\_CORE) can clock the I<sup>2</sup>C when working as a master. The slow clock (GCLK\_SERCOM\_SLOW) is required only for certain functions, e.g. SMBus timing. These clocks must be configured and enabled in the Generic Clock Controller (GCLK) before using the I<sup>2</sup>C. These generic clocks are asynchronous to the bus clock (CLK\_SERCOMx\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to Synchronization for further details. #### **Related Links** GCLK - Generic Clock Controller PM – Power Manager Peripheral Clock Masking #### 28.5.4 DMA The DMA request lines are connected to the DMA Controller (DMAC). In order to use DMA requests with this peripheral the DMAC must be configured first. Refer to *DMAC – Direct Memory Access Controller* for details. #### Related Links DMAC - Direct Memory Access Controller #### 28.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. In order to use interrupt requests of this peripheral, the Interrupt Controller (NVIC) must be configured first. Refer to *Nested Vector Interrupt Controller* for details. #### **Related Links** Nested Vector Interrupt Controller #### 28.5.6 Events Not applicable. #### 28.5.7 Debug Operation When the CPU is halted in debug mode, this peripheral will continue normal operation. If the peripheral is configured to require periodical service by the CPU through interrupts or similar, improper operation or data loss may result during debugging. This peripheral can be forced to halt operation during debugging - refer to the Debug Control (DBGCTRL) register for details. #### 28.5.8 Register Access Protection Registers with write-access can be write-protected optionally by the peripheral access controller (PAC). PAC Write-Protection is not available for the following registers: - Interrupt Flag Clear and Status register (INTFLAG) - Status register (STATUS) - Data register (DATA) - Address register (ADDR) Optional PAC Write-Protection is denoted by the "PAC Write-Protection" property in each individual register description. Write-protection does not apply to accesses through an external debugger. #### **Related Links** PAC - Peripheral Access Controller ## 28.5.9 Analog Connections Not applicable. ## 28.6 Functional Description #### 28.6.1 Principle of Operation The I<sup>2</sup>C interface uses two physical lines for communication: - Serial Data Line (SDA) for packet transfer - Serial Clock Line (SCL) for the bus clock A transaction starts with the I<sup>2</sup>C master sending the start condition, followed by a 7-bit address and a direction bit (read or write to/from the slave). The addressed I<sup>2</sup>C slave will then acknowledge (ACK) the address, and data packet transactions can begin. Every 9-bit data packet consists of 8 data bits followed by a one-bit reply indicating whether the data was acknowledged or not. If a data packet is not acknowledged (NACK), whether by the I<sup>2</sup>C slave or master, the I<sup>2</sup>C master takes action by either terminating the transaction by sending the stop condition, or by sending a repeated start to transfer more data. The figure below illustrates the possible transaction formats and Transaction Diagram Symbols explains the transaction symbols. These symbols will be used in the following descriptions. Figure 28-2. Basic I<sup>2</sup>C Transaction Diagram | Transaction Diagram Symbols <u>Bus Driver</u> | Spec | Special Bus Conditions | | | | |-----------------------------------------------|-------------|--------------------------|--|--|--| | Master driving bus | S | START condition | | | | | Slave driving bus | Sr | repeated START condition | | | | | Either Master or Slave driving bus | P | STOP condition | | | | | Data Package Direction | Acknowledge | | | | | | R Master Read | A | Acknowledge (ACK) | | | | | '1' | '0' | | | | | | W Master Write | Ā | Not Acknowledge (NACK) | | | | | '0' | '1' | | | | | ### 28.6.2 Basic Operation #### 28.6.2.1 Initialization The following registers are enable-protected, meaning they can be written only when the I<sup>2</sup>C interface is disabled (CTRLA.ENABLE is '0'): - Control A register (CTRLA), except Enable (CTRLA.ENABLE) and Software Reset (CTRLA.SWRST) bits - Control B register (CTRLB), except Acknowledge Action (CTRLB.ACKACT) and Command (CTRLB.CMD) bits - Baud register (BAUD) - · Address register (ADDR) in slave operation. When the I<sup>2</sup>C is enabled or is being enabled (CTRLA.ENABLE=1), writing to these registers will be discarded. If the I<sup>2</sup>C is being disabled, writing to these registers will be completed after the disabling. Enable-protection is denoted by the "Enable-Protection" property in the register description. Before the I<sup>2</sup>C is enabled it must be configured as outlined by the following steps: - 1. Select I<sup>2</sup>C Master or Slave mode by writing 0x4 or 0x5 to the Operating Mode bits in the CTRLA register (CTRLA.MODE). - 2. If desired, select the SDA Hold Time value in the CTRLA register (CTRLA.SDAHOLD). - If desired, enable smart operation by setting the Smart Mode Enable bit in the CTRLB register (CTRLB.SMEN). - 4. If desired, enable SCL low time-out by setting the SCL Low Time-Out bit in the Control A register (CTRLA.LOWTOUT). - 5. In Master mode: - 5.1. Select the inactive bus time-out in the Inactive Time-Out bit group in the CTRLA register (CTRLA.INACTOUT). - 5.2. Write the Baud Rate register (BAUD) to generate the desired baud rate. In Slave mode: - 5.1. Configure the address match configuration by writing the Address Mode value in the CTRLB register (CTRLB.AMODE). - 5.2. Set the Address and Address Mask value in the Address register (ADDR.ADDR and ADDR.ADDRMASK) according to the address configuration. ## 28.6.2.2 Enabling, Disabling, and Resetting This peripheral is enabled by writing '1' to the Enable bit in the Control A register (CTRLA.ENABLE), and disabled by writing '0' to it. Refer to CTRLA for details. #### 28.6.2.3 I<sup>2</sup>C Bus State Logic The bus state logic includes several logic blocks that continuously monitor the activity on the I<sup>2</sup>C bus lines in all sleep modes. The start and stop detectors and the bit counter are all essential in the process of determining the current bus state. The bus state is determined according to Bus State Diagram. Software can get the current bus state by reading the Master Bus State bits in the Status register (STATUS.BUSSTATE). The value of STATUS.BUSSTATE in the figure is shown in binary. Figure 28-3. Bus State Diagram The bus state machine is active when the I<sup>2</sup>C master is enabled. After the I<sup>2</sup>C master has been enabled, the bus state is UNKNOWN (0b00). From the UNKNOWN state, the bus will transition to IDLE (0b01) by either: - Forcing by by writing 0b01 to STATUS.BUSSTATE - A stop condition is detected on the bus - If the inactive bus time-out is configured for SMBus compatibility (CTRLA.INACTOUT) and a timeout occurs. **Note:** Once a known bus state is established, the bus state logic will not re-enter the UNKNOWN state. When the bus is IDLE it is ready for a new transaction. If a start condition is issued on the bus by another I<sup>2</sup>C master in a multi-master setup, the bus becomes BUSY (0b11). The bus will re-enter IDLE either when a stop condition is detected, or when a time-out occurs (inactive bus time-out needs to be configured). If a start condition is generated internally by writing the Address bit group in the Address register (ADDR.ADDR) while IDLE, the OWNER state (0b10) is entered. If the complete transaction was performed without interference, i.e., arbitration was not lost, the I<sup>2</sup>C master can issue a stop condition, which will change the bus state back to IDLE. However, if a packet collision is detected while in OWNER state, the arbitration is assumed lost and the bus state becomes BUSY until a stop condition is detected. A repeated start condition will change the bus state only if arbitration is lost while issuing a repeated start. Regardless of winning or losing arbitration, the entire address will be sent. If arbitration is lost, only 'ones' are transmitted from the point of losing arbitration and the rest of the address length. **Note:** Violating the protocol may cause the I<sup>2</sup>C to hang. If this happens it is possible to recover from this state by a software reset (CTRLA.SWRST='1'). #### **Related Links** **CTRLA** ## 28.6.2.4 I<sup>2</sup>C Master Operation The I<sup>2</sup>C master is byte-oriented and interrupt based. The number of interrupts generated is kept at a minimum by automatic handling of most events. The software driver complexity and code size are reduced by auto-triggering of operations, and a special smart mode, which can be enabled by the Smart Mode Enable bit in the Control A register (CTRLA.SMEN). The I<sup>2</sup>C master has two interrupt strategies. When SCL Stretch Mode (CTRLA.SCLSM) is '0', SCL is stretched before or after the acknowledge bit . In this mode the I<sup>2</sup>C master operates according to Master Behavioral Diagram (SCLSM=0). The circles labelled "Mn" (M1, M2..) indicate the nodes the bus logic can jump to, based on software or hardware interaction. This diagram is used as reference for the description of the I<sup>2</sup>C master operation throughout the document. APPLICATION MB INTERRUPT + SCL HOLD (M1 (M2 (M3 (M4) ADDRESS R/W Р s BUSY -(M1 Wait for (M2 R/W Ā IDLE $\overline{\textbf{W}}$ Sr DATA $A/\bar{A}$ SB INTERRUPT + SCL HOLD ►(M4) Software interaction The master provides data on the bus A/Ā (M2 Addressed slave provides data on the bus A/Ā (M3 A/Ā DATA Figure 28-4. I<sup>2</sup>C Master Behavioral Diagram (SCLSM=0) In the second strategy (CTRLA.SCLSM=1), interrupts only occur after the ACK bit, as in Master Behavioral Diagram (SCLSM=1). This strategy can be used when it is not necessary to check DATA before acknowledging. **Note:** I<sup>2</sup>C High-speed (*Hs*) mode requires CTRLA.SCLSM=1. **Datasheet Complete** 40001883A-page 434 © 2017 Microchip Technology Inc. Figure 28-5. I<sup>2</sup>C Master Behavioral Diagram (SCLSM=1) APPLICATION MB INTERRUPT + SCL HOLD (M1) M2 **M3** (M4 s **ADDRESS** R/W BUSY Wait for ► R/W Ā IDLE DATA SB INTERRUPT + SCL HOLD Software interaction (M4 The master provides data on the bus Addressed slave provides data on the bus R Α DATA $A/\bar{A}$ #### **Master Clock Generation** The SERCOM peripheral supports several I<sup>2</sup>C bi-directional modes: - Standard mode (Sm) up to 100kHz - Fast mode (Fm) up to 400kHz - Fast mode Plus (Fm+) up to 1MHz - High-speed mode (Hs) up to 3.4MHz The Master clock configuration for *Sm*, *Fm*, and *Fm*+ are described in Clock Generation (Standard-Mode, Fast-Mode, and Fast-Mode Plus). For *Hs*, refer to Master Clock Generation (High-Speed Mode). #### Clock Generation (Standard-Mode, Fast-Mode, and Fast-Mode Plus) In $I^2C$ Sm, Fm, and Fm+ mode, the Master clock (SCL) frequency is determined as described in this section: The low ( $T_{LOW}$ ) and high ( $T_{HIGH}$ ) times are determined by the Baud Rate register (BAUD), while the rise ( $T_{RISE}$ ) and fall ( $T_{FALL}$ ) times are determined by the bus topology. Because of the wired-AND logic of the bus, $T_{FALL}$ will be considered as part of $T_{LOW}$ . Likewise, $T_{RISE}$ will be in a state between $T_{LOW}$ and $T_{HIGH}$ until a high state has been detected. Figure 28-6. SCL Timing The following parameters are timed using the SCL low time period $T_{LOW}$ . This comes from the Master Baud Rate Low bit group in the Baud Rate register (BAUD.BAUDLOW). When BAUD.BAUDLOW=0, or the Master Baud Rate bit group in the Baud Rate register (BAUD.BAUD) determines it. - T<sub>LOW</sub> Low period of SCL clock - T<sub>SU:STO</sub> Set-up time for stop condition - T<sub>BUF</sub> Bus free time between stop and start conditions - T<sub>HD:STA</sub> Hold time (repeated) start condition - T<sub>SU:STA</sub> Set-up time for repeated start condition - T<sub>HIGH</sub> is timed using the SCL high time count from BAUD.BAUD - T<sub>RISE</sub> is determined by the bus impedance; for internal pull-ups. Refer to Electrical Characteristics. - T<sub>FALL</sub> is determined by the open-drain current limit and bus impedance; can typically be regarded as zero. Refer to *Electrical Characteristics* for details. The SCL frequency is given by: $$f_{\rm SCL} = \frac{1}{T_{\rm LOW} + T_{\rm HIGH} + T_{\rm RISE}}$$ When BAUD.BAUDLOW is zero, the BAUD.BAUD value is used to time both SCL high and SCL low. In this case the following formula will give the SCL frequency: $$f_{\text{SCL}} = \frac{f_{\text{GCLK}}}{10 + 2BAUD + f_{\text{GCLK}} \cdot T_{\text{RISE}}}$$ When BAUD.BAUDLOW is non-zero, the following formula determines the SCL frequency: $$f_{\text{SCL}} = \frac{f_{\text{GCLK}}}{10 + \textit{BAUD} + \textit{BAUDLOW} + f_{\text{GCLK}} \cdot T_{\text{RISE}}}$$ The following formulas can determine the SCL T<sub>I OW</sub> and T<sub>HIGH</sub> times: $$T_{\rm LOW} = \frac{BAUDLOW + 5}{f_{\rm GCLK}}$$ $$T_{\text{HIGH}} = \frac{BAUD + 5}{f_{\text{GCLK}}}$$ **Note:** The $I^2C$ standard Fm+ (Fast-mode plus) requires a nominal high to low SCL ratio of 1:2, and BAUD should be set accordingly. At a minimum, BAUD.BAUD and/or BAUD.BAUDLOW must be non-zero. **Startup Timing** The minimum time between SDA transition and SCL rising edge is 6 APB cycles when the DATA register is written in smart mode. If a greater startup time is required due to long rise times, the time between DATA write and IF clear must be controlled by software. **Note:** When timing is controlled by user, the Smart Mode cannot be enabled. #### **Related Links** **Electrical Characteristics** #### Master Clock Generation (High-Speed Mode) For I $^2$ C Hs transfers, there is no SCL synchronization. Instead, the SCL frequency is determined by the GCLK\_SERCOMx\_CORE frequency ( $f_{GCLK}$ ) and the High-Speed Baud setting in the Baud register (BAUD.HSBAUD). When BAUD.HSBAUDLOW=0, the HSBAUD value will determine both SCL high and SCL low. In this case the following formula determines the SCL frequency. $$f_{\text{SCL}} = \frac{f_{\text{GCLK}}}{2 + 2 \cdot HS \, BAUD}$$ When HSBAUDLOW is non-zero, the following formula determines the SCL frequency. $$f_{\rm SCL} = \frac{f_{\rm GCLK}}{2 + HS\,BAUD + HSBAUDLOW}$$ **Note:** The I<sup>2</sup>C standard *Hs* (High-speed) requires a nominal high to low SCL ratio of 1:2, and HSBAUD should be set accordingly. At a minimum, BAUD.HSBAUD and/or BAUD.HSBAUDLOW must be non-zero. #### **Transmitting Address Packets** The I<sup>2</sup>C master starts a bus transaction by writing the I<sup>2</sup>C slave address to ADDR.ADDR and the direction bit, as described in Principle of Operation. If the bus is busy, the I<sup>2</sup>C master will wait until the bus becomes idle before continuing the operation. When the bus is idle, the I<sup>2</sup>C master will issue a start condition on the bus. The I<sup>2</sup>C master will then transmit an address packet using the address written to ADDR.ADDR. After the address packet has been transmitted by the I<sup>2</sup>C master, one of four cases will arise according to arbitration and transfer direction. #### Case 1: Arbitration lost or bus error during address packet transmission If arbitration was lost during transmission of the address packet, the Master on Bus bit in the Interrupt Flag Status and Clear register (INTFLAG.MB) and the Arbitration Lost bit in the Status register (STATUS.ARBLOST) are both set. Serial data output to SDA is disabled, and the SCL is released, which disables clock stretching. In effect the I<sup>2</sup>C master is no longer allowed to execute any operation on the bus until the bus is idle again. A bus error will behave similarly to the arbitration lost condition. In this case, the MB interrupt flag and Master Bus Error bit in the Status register (STATUS.BUSERR) are both set in addition to STATUS.ARBLOST. The Master Received Not Acknowledge bit in the Status register (STATUS.RXNACK) will always contain the last successfully received acknowledge or not acknowledge indication. In this case, software will typically inform the application code of the condition and then clear the interrupt flag before exiting the interrupt routine. No other flags have to be cleared at this moment, because all flags will be cleared automatically the next time the ADDR.ADDR register is written. ### Case 2: Address packet transmit complete - No ACK received If there is no I<sup>2</sup>C slave device responding to the address packet, then the INTFLAG.MB interrupt flag and STATUS.RXNACK will be set. The clock hold is active at this point, preventing further activity on the bus. The missing ACK response can indicate that the I<sup>2</sup>C slave is busy with other tasks or sleeping. Therefore, it is not able to respond. In this event, the next step can be either issuing a stop condition (recommended) or resending the address packet by a repeated start condition. When using SMBus logic, the slave must ACK the address. If there is no response, it means that the slave is not available on the bus. ### Case 3: Address packet transmit complete - Write packet, Master on Bus set If the I<sup>2</sup>C master receives an acknowledge response from the I<sup>2</sup>C slave, INTFLAG.MB will be set and STATUS.RXNACK will be cleared. The clock hold is active at this point, preventing further activity on the bus. In this case, the software implementation becomes highly protocol dependent. Three possible actions can enable the I<sup>2</sup>C operation to continue: - Initiate a data transmit operation by writing the data byte to be transmitted into DATA.DATA. - Transmit a new address packet by writing ADDR. A repeated start condition will automatically be inserted before the address packet. - Issue a stop condition, consequently terminating the transaction. ### Case 4: Address packet transmit complete - Read packet, Slave on Bus set If the I<sup>2</sup>C master receives an ACK from the I<sup>2</sup>C slave, the I<sup>2</sup>C master proceeds to receive the next byte of data from the I<sup>2</sup>C slave. When the first data byte is received, the Slave on Bus bit in the Interrupt Flag register (INTFLAG.SB) will be set and STATUS.RXNACK will be cleared. The clock hold is active at this point, preventing further activity on the bus. In this case, the software implementation becomes highly protocol dependent. Three possible actions can enable the $I^2C$ operation to continue: - Let the I<sup>2</sup>C master continue to read data by acknowledging the data received. ACK can be sent by software, or automatically in smart mode. - Transmit a new address packet. - Terminate the transaction by issuing a stop condition. **Note:** An ACK or NACK will be automatically transmitted if smart mode is enabled. The Acknowledge Action bit in the Control B register (CTRLB.ACKACT) determines whether ACK or NACK should be sent. #### **Transmitting Data Packets** When an address packet with direction Master Write (see Figure 28-2) was transmitted successfully, INTFLAG.MB will be set. The I<sup>2</sup>C master will start transmitting data via the I<sup>2</sup>C bus by writing to DATA.DATA, and monitor continuously for packet collisions. I If a collision is detected, the I<sup>2</sup>C master will lose arbitration and STATUS.ARBLOST will be set. If the transmit was successful, the I<sup>2</sup>C master will receive an ACK bit from the I<sup>2</sup>C slave, and STATUS.RXNACK will be cleared. INTFLAG.MB will be set in both cases, regardless of arbitration outcome. It is recommended to read STATUS.ARBLOST and handle the arbitration lost condition in the beginning of the I<sup>2</sup>C Master on Bus interrupt. This can be done as there is no difference between handling address and data packet arbitration. STATUS.RXNACK must be checked for each data packet transmitted before the next data packet transmission can commence. The I<sup>2</sup>C master is not allowed to continue transmitting data packets if a NACK is received from the I<sup>2</sup>C slave. ## Receiving Data Packets (SCLSM=0) When INTFLAG.SB is set, the I<sup>2</sup>C master will already have received one data packet. The I<sup>2</sup>C master must respond by sending either an ACK or NACK. Sending a NACK may be unsuccessful when arbitration is lost during the transmission. In this case, a lost arbitration will prevent setting INTFLAG.SB. Instead, INTFLAG.MB will indicate a change in arbitration. Handling of lost arbitration is the same as for data bit transmission. #### Receiving Data Packets (SCLSM=1) When INTFLAG.SB is set, the I<sup>2</sup>C master will already have received one data packet and transmitted an ACK or NACK, depending on CTRLB.ACKACT. At this point, CTRLB.ACKACT must be set to the correct value for the next ACK bit, and the transaction can continue by reading DATA and issuing a command if not in the smart mode. #### **High-Speed Mode** High-speed transfers are a multi-step process, see High Speed Transfer. First, a master code (0b00001nnn, where 'nnn' is a unique master code) is transmitted in Full-speed mode, followed by a NACK since no slaveshould acknowledge. Arbitration is performed only during the Full-speed Master Code phase. The master code is transmitted by writing the master code to the address register (ADDR.ADDR) and writing the high-speed bit (ADDR.HS) to '0'. After the master code and NACK have been transmitted, the master write interrupt will be asserted. In the meanwhile, the slave address can be written to the ADDR.ADDR register together with ADDR.HS=1. Now in High-speed mode, the master will generate a repeated start, followed by the slave address with RW-direction. The bus will remain in High-speed mode until a stop is generated. If a repeated start is desired, the ADDR.HS bit must again be written to '1', along with the new address ADDR.ADDR to be transmitted. Figure 28-7. High Speed Transfer Transmitting in High-speed mode requires the I<sup>2</sup>C master to be configured in High-speed mode (CTRLA.SPEED=0x2) and the SCL clock stretch mode (CTRLA.SCLSM) bit set to '1'. ### 10-Bit Addressing When 10-bit addressing is enabled by the Ten Bit Addressing Enable bit in the Address register (ADDR.TENBITEN=1) and the Address bit field ADDR.ADDR is written, the two address bytes will be transmitted, see 10-bit Address Transmission for a Read Transaction. The addressed slave acknowledges the two address bytes, and the transaction continues. Regardless of whether the transaction is a read or write, the master must start by sending the 10-bit address with the direction bit (ADDR.ADDR[0]) being zero. If the master receives a NACK after the first byte, the write interrupt flag will be raised and the STATUS.RXNACK bit will be set. If the first byte is acknowledged by one or more slaves, then the master will proceed to transmit the second address byte and the master will first see the write interrupt flag after the second byte is transmitted. If the transaction direction is read-from-slave, the 10-bit address transmission must be followed by a repeated start and the first 7 bits of the address with the read/write bit equal to '1'. Figure 28-8. 10-bit Address Transmission for a Read Transaction This implies the following procedure for a 10-bit read operation: - 1. Write the 10-bit address to ADDR.ADDR[10:1]. ADDR.TENBITEN must be '1', the direction bit (ADDR.ADDR[0]) must be '0' (can be written simultaneously with ADDR). - 2. Once the Master on Bus interrupt is asserted, Write ADDR[7:0] register to '11110 address [9:8] 1'. ADDR.TENBITEN must be cleared (can be written simultaneously with ADDR). - 3. Proceed to transmit data. ## 28.6.2.5 I<sup>2</sup>C Slave Operation The I<sup>2</sup>C slave is byte-oriented and interrupt-based. The number of interrupts generated is kept at a minimum by automatic handling of most events. The software driver complexity and code size are reduced by auto-triggering of operations, and a special smart mode, which can be enabled by the Smart Mode Enable bit in the Control A register (CTRLA.SMEN). The I<sup>2</sup>C slave has two interrupt strategies. When SCL Stretch Mode bit (CTRLA.SCLSM) is '0', SCL is stretched before or after the acknowledge bit. In this mode, the I<sup>2</sup>C slave operates according to I<sup>2</sup>C Slave Behavioral Diagram (SCLSM=0). The circles labelled "Sn" (S1, S2..) indicate the nodes the bus logic can jump to, based on software or hardware interaction. This diagram is used as reference for the description of the I<sup>2</sup>C slave operation throughout the document. Figure 28-9. I<sup>2</sup>C Slave Behavioral Diagram (SCLSM=0) In the second strategy (CTRLA.SCLSM=1), interrupts only occur after the ACK bit is sent as shown in Slave Behavioral Diagram (SCLSM=1). This strategy can be used when it is not necessary to check DATA before acknowledging. For master reads, an address and data interrupt will be issued simultaneously after the address acknowledge. However, for master writes, the first data interrupt will be seen after the first data byte has been received by the slave and the acknowledge bit has been sent to the master. **Note:** For I<sup>2</sup>C High-speed mode (*Hs*), SCLSM=1 is required. Figure 28-10. I<sup>2</sup>C Slave Behavioral Diagram (SCLSM=1) #### Receiving Address Packets (SCLSM=0) When CTRLA.SCLSM=0, the I2C slave stretches the SCL line according to Figure 28-9. When the I<sup>2</sup>C slave is properly configured, it will wait for a start condition. When a start condition is detected, the successive address packet will be received and checked by the address match logic. If the received address is not a match, the packet will be rejected, and the I<sup>2</sup>C slave will wait for a new start condition. If the received address is a match, the Address Match bit in the Interrupt Flag register (INTFLAG.AMATCH) will be set. SCL will be stretched until the $I^2C$ slave clears INTFLAG.AMATCH. As the $I^2C$ slave holds the clock by forcing SCL low, the software has unlimited time to respond. The direction of a transaction is determined by reading the Read / Write Direction bit in the Status register (STATUS.DIR). This bit will be updated only when a valid address packet is received. If the Transmit Collision bit in the Status register (STATUS.COLL) is set, this indicates that the last packet addressed to the I<sup>2</sup>C slave had a packet collision. A collision causes the SDA and SCL lines to be released without any notification to software. Therefore, the next AMATCH interrupt is the first indication of the previous packet's collision. Collisions are intended to follow the SMBus Address Resolution Protocol (ARP). After the address packet has been received from the I<sup>2</sup>C master, one of two cases will arise based on transfer direction. ## Case 1: Address packet accepted - Read flag set The STATUS.DIR bit is '1', indicating an I<sup>2</sup>C master read operation. The SCL line is forced low, stretching the bus clock. If an ACK is sent, I<sup>2</sup>C slave hardware will set the Data Ready bit in the Interrupt Flag register (INTFLAG.DRDY), indicating data are needed for transmit. If a NACK is sent, the I<sup>2</sup>C slave will wait for a new start condition and address match. Typically, software will immediately acknowledge the address packet by sending an ACK/NACK bit. The I<sup>2</sup>C slave Command bit field in the Control B register (CTRLB.CMD) can be written to '0x3' for both read and write operations as the command execution is dependent on the STATUS.DIR bit. Writing '1' to INTFLAG.AMATCH will also cause an ACK/NACK to be sent corresponding to the CTRLB.ACKACT bit. ### Case 2: Address packet accepted - Write flag set The STATUS.DIR bit is cleared, indicating an I<sup>2</sup>C master write operation. The SCL line is forced low, stretching the bus clock. If an ACK is sent, the I<sup>2</sup>C slave will wait for data to be received. Data, repeated start or stop can be received. If a NACK is sent, the $I^2C$ slave will wait for a new start condition and address match. Typically, software will immediately acknowledge the address packet by sending an ACK/NACK. The $I^2C$ slave command CTRLB.CMD = 3 can be used for both read and write operation as the command execution is dependent on STATUS.DIR. Writing '1' to INTFLAG.AMATCH will also cause an ACK/NACK to be sent corresponding to the CTRLB.ACKACT bit. ### Receiving Address Packets (SCLSM=1) When SCLSM=1, the I<sup>2</sup>C slave will stretch the SCL line only after an ACK, see Slave Behavioral Diagram (SCLSM=1). When the I<sup>2</sup>C slave is properly configured, it will wait for a start condition to be detected. When a start condition is detected, the successive address packet will be received and checked by the address match logic. If the received address is not a match, the packet will be rejected and the I<sup>2</sup>C slave will wait for a new start condition. If the address matches, the acknowledge action as configured by the Acknowledge Action bit Control B register (CTRLB.ACKACT) will be sent and the Address Match bit in the Interrupt Flag register (INTFLAG.AMATCH) is set. SCL will be stretched until the I<sup>2</sup>C slave clears INTFLAG.AMATCH. As the I<sup>2</sup>C slave holds the clock by forcing SCL low, the software is given unlimited time to respond to the address. The direction of a transaction is determined by reading the Read/Write Direction bit in the Status register (STATUS.DIR). This bit will be updated only when a valid address packet is received. If the Transmit Collision bit in the Status register (STATUS.COLL) is set, the last packet addressed to the I<sup>2</sup>C slave had a packet collision. A collision causes the SDA and SCL lines to be released without any notification to software. The next AMATCH interrupt is, therefore, the first indication of the previous packet's collision. Collisions are intended to follow the SMBus Address Resolution Protocol (*ARP*). After the address packet has been received from the I<sup>2</sup>C master, INTFLAG.AMATCH be set to '1' to clear it. ## **Receiving and Transmitting Data Packets** After the I<sup>2</sup>C slave has received an address packet, it will respond according to the direction either by waiting for the data packet to be received or by starting to send a data packet by writing to DATA.DATA. When a data packet is received or sent, INTFLAG.DRDY will be set. After receiving data, the I<sup>2</sup>C slave will send an acknowledge according to CTRLB.ACKACT. #### Case 1: Data received INTFLAG.DRDY is set, and SCL is held low, pending for SW interaction. #### Case 2: Data sent When a byte transmission is successfully completed, the INTFLAG.DRDY interrupt flag is set. If NACK is received, indicated by STATUS.RXNACK=1, the I<sup>2</sup>C slave must expect a stop or a repeated start to be received. The I<sup>2</sup>C slave must release the data line to allow the I<sup>2</sup>C master to generate a stop or repeated start. Upon detecting a stop condition, the Stop Received bit in the Interrupt Flag register (INTFLAG.PREC) will be set and the I<sup>2</sup>C slave will return to IDLE state. #### **High-Speed Mode** When the I<sup>2</sup>C slave is configured in High-speed mode (*Hs*, CTRLA.SPEED=0x2) and CTRLA.SCLSM=1, switching between Full-speed and High-speed modes is automatic. When the slave recognizes a START followed by a master code transmission and a NACK, it automatically switches to High-speed mode and sets the High-speed status bit (STATUS.HS). The slave will then remain in High-speed mode until a STOP is received. #### 10-Bit Addressing When 10-bit addressing is enabled (ADDR.TENBITEN=1), the two address bytes following a START will be checked against the 10-bit slave address recognition. The first byte of the address will always be acknowledged, and the second byte will raise the address interrupt flag, see 10-bit Addressing. If the transaction is a write, then the 10-bit address will be followed by *N* data bytes. If the operation is a read, the 10-bit address will be followed by a repeated START and reception of '11110 ADDR [9:8] 1', and the second address interrupt will be received with the DIR bit set. The slave matches on the second address as it it was addressed by the previous 10-bit address. Figure 28-11. 10-bit Addressing #### **PMBus Group Command** When the PMBus Group Command bit in the CTRLB register is set (CTRLB.GCMD=1) and 7-bit addressing is used, INTFLAG.PREC will be set when a STOP condition is detected on the bus. When CTRLB.GCMD=0, a STOP condition without address match will not be set INTFLAG.PREC. The group command protocol is used to send commands to more than one device. The commands are sent in one continuous transmission with a single STOP condition at the end. When the STOP condition is detected by the slaves addressed during the group command, they all begin executing the command they received. PMBus Group Command Example shows an example where this slave, bearing ADDRESS 1, is addressed after a repeated START condition. There can be multiple slaves addressed before and after this slave. Eventually, at the end of the group command, a single STOP is generated by the master. At this point a STOP interrupt is asserted. Figure 28-12. PMBus Group Command Example ### 28.6.3 Additional Features #### 28.6.3.1 SMBus The I<sup>2</sup>C includes three hardware SCL low time-outs which allow a time-out to occur for SMBus SCL low time-out, master extend time-out, and slave extend time-out. This allows for SMBus functionality These time-outs are driven by the GCLK\_SERCOM\_SLOW clock. The GCLK\_SERCOM\_SLOW clock is used to accurately time the time-out and must be configured to use a 32KHz oscillator. The I<sup>2</sup>C interface also allows for a SMBus compatible SDA hold time. - T<sub>TIMEOUT</sub>: SCL low time of 25..35ms Measured for a single SCL low period. It is enabled by CTRLA.LOWTOUTEN. - T<sub>LOW:SEXT</sub>: Cumulative clock low extend time of 25 ms Measured as the cumulative SCL low extend time by a slave device in a single message from the initial START to the STOP. It is enabled by CTRLA.SEXTTOEN. - T<sub>LOW:MEXT</sub>: Cumulative clock low extend time of 10 ms Measured as the cumulative SCL low extend time by the master device within a single byte from START-to-ACK, ACK-to-ACK, or ACKto-STOP. It is enabled by CTRLA.MEXTTOEN. #### 28.6.3.2 Smart Mode The I<sup>2</sup>C interface has a smart mode that simplifies application code and minimizes the user interaction needed to adhere to the I<sup>2</sup>C protocol. The smart mode accomplishes this by automatically issuing an ACK or NACK (based on the content of CTRLB.ACKACT) as soon as DATA.DATA is read. #### 28.6.3.3 4-Wire Mode Writing a '1' to the Pin Usage bit in the Control A register (CTRLA.PINOUT) will enable 4-wire mode operation. In this mode, the internal I<sup>2</sup>C tri-state drivers are bypassed, and an external I<sup>2</sup>C compliant tri-state driver is needed when connecting to an I<sup>2</sup>C bus. Figure 28-13. I<sup>2</sup>C Pad Interface #### 28.6.3.4 Quick Command Setting the Quick Command Enable bit in the Control B register (CTRLB.QCEN) enables quick command. When quick command is enabled, the corresponding interrupt flag (INTFLAG.SB or INTFLAG.MB) is set immediately after the slave acknowledges the address. At this point, the software can either issue a stop command or a repeated start by writing CTRLB.CMD or ADDR.ADDR. ## 28.6.4 DMA, Interrupts and Events Table 28-1. Module Request for SERCOM I<sup>2</sup>C Slave | Condition | Request | | | | | | |-----------------------------------------------------|--------------------------------------------------|-----------|-------|--|--|--| | | DMA | Interrupt | Event | | | | | Data needed for transmit (TX) (Slave transmit mode) | Yes<br>(request cleared when<br>data is written) | | NA | | | | | Data received (RX) (Slave receive mode) | Yes<br>(request cleared when<br>data is read) | | | | | | | Data Ready (DRDY) | | Yes | | | | | | Address Match<br>(AMATCH) | | Yes | | | | | | Stop received (PREC) | | Yes | | | | | | Error (ERROR) | | Yes | | | | | Table 28-2. Module Request for SERCOM I<sup>2</sup>C Master | Condition | | | | |------------------------------------------------------|--------------------------------------------------|-----------|-------| | | DMA | Interrupt | Event | | Data needed for transmit (TX) (Master transmit mode) | Yes<br>(request cleared when<br>data is written) | | NA | | Data needed for transmit (RX) (Master transmit mode) | Yes<br>(request cleared when<br>data is read) | | | | Master on Bus (MB) | | Yes | | | Stop received (SB) | | Yes | | | Error (ERROR) | | Yes | | #### 28.6.4.1 DMA Operation Smart mode must be enabled for DMA operation in the Control B register by writing CTRLB.SMEN=1. #### Slave DMA When using the I<sup>2</sup>C slave with DMA, an address match will cause the address interrupt flag (INTFLAG.ADDRMATCH) to be raised. After the interrupt has been serviced, data transfer will be performed through DMA. The I<sup>2</sup>C slave generates the following requests: - Write data received (RX): The request is set when master write data is received. The request is cleared when DATA is read. - Read data needed for transmit (TX): The request is set when data is needed for a master read operation. The request is cleared when DATA is written. #### **Master DMA** When using the I<sup>2</sup>C master with DMA, the ADDR register must be written with the desired address (ADDR.ADDR), transaction length (ADDR.LEN), and transaction length enable (ADDR.LENEN). When ADDR.LENEN is written to 1 along with ADDR.ADDR, ADDR.LEN determines the number of data bytes in the transaction from 0 to 255. DMA is then used to transfer ADDR.LEN bytes followed by an automatically generated NACK (for master reads) and a STOP. If a NACK is received by the slave for a master write transaction before ADDR.LEN bytes, a STOP will be automatically generated and the length error (STATUS.LENERR) will be raised along with the INTFLAG.ERROR interrupt. The I<sup>2</sup>C master generates the following requests: - Read data received (RX): The request is set when master read data is received. The request is cleared when DATA is read. - Write data needed for transmit (TX): The request is set when data is needed for a master write operation. The request is cleared when DATA is written. ### 28.6.4.2 Interrupts The I<sup>2</sup>C slave has the following interrupt sources. These are asynchronous interrupts. They can wake-up the device from any sleep mode: • Error (ERROR) - Data Ready (DRDY) - Address Match (AMATCH) - Stop Received (PREC) The I<sup>2</sup>C master has the following interrupt sources. These are asynchronous interrupts. They can wakeup the device from any sleep mode: - Error (ERROR) - Slave on Bus (SB) - Master on Bus (MB) Each interrupt source has its own interrupt flag. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) will be set when the interrupt condition is meet. Each interrupt can be individually enabled by writing '1' to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing '1' to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request active until the interrupt flag is cleared, the interrupt is disabled or the I<sup>2</sup>C is reset. See INTFLAG register for details on how to clear interrupt flags. The I<sup>2</sup>C has one common interrupt request line for all the interrupt sources. The value of INTFLAG indicates which interrupt is executed. Note that interrupts must be globally enabled for interrupt requests. Refer to *Nested Vector Interrupt Controller* for details. #### Related Links Nested Vector Interrupt Controller #### 28.6.4.3 Events Not applicable. ## 28.6.5 Sleep Mode Operation #### I<sup>2</sup>C Master Operation The generic clock (GCLK\_SERCOMx\_CORE) will continue to run in idle sleep mode. If the Run In Standby bit in the Control A register (CTRLA.RUNSTDBY) is '1', the GLK\_SERCOMx\_CORE will also run in standby sleep mode. Any interrupt can wake up the device. If CTRLA.RUNSTDBY=0, the GLK\_SERCOMx\_CORE will be disabled after any ongoing transaction is finished. Any interrupt can wake up the device. #### I<sup>2</sup>C Slave Operation Writing CTRLA.RUNSTDBY=1 will allow the Address Match interrupt to wake up the device. When CTRLA.RUNSTDBY=0, all receptions will be dropped. ### 28.6.6 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. The following bits are synchronized when written: - Software Reset bit in the CTRLA register (CTRLA.SWRST) - Enable bit in the CTRLA register (CTRLA.ENABLE) - Write to Bus State bits in the Status register (STATUS.BUSSTATE) - Address bits in the Address register (ADDR.ADDR) when in master operation. The following registers are synchronized when written: • Data (DATA) when in master operation Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. ## **Related Links** Register Synchronization ## 28.7 Register Summary - I2C Slave | Offset | Name | Bit Pos. | | | | | | | | | |--------|-----------|----------|----------|---------|-------|------------|-----------|--------|--------------|--------| | 0x00 | | 7:0 | RUNSTDBY | | | | MODE[2:0] | | ENABLE | SWRST | | 0x01 | | 15:8 | | | | | | | | | | 0x02 | CTRLA | 23:16 | SEXTTOEN | | SDAHO | DLD[1:0] | | | | PINOUT | | 0x03 | | 31:24 | | LOWTOUT | | | SCLSM | | SPEE | D[1:0] | | 0x04 | | 7:0 | | | | | | | | | | 0x05 | CTRLB | 15:8 | AMOE | DE[1:0] | | | | AACKEN | GCMD | SMEN | | 0x06 | CIRLB | 23:16 | | | | | | ACKACT | CMD | [1:0] | | 0x07 | | 31:24 | | | | | | | | | | 0x08 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x13 | | | | | | | | | | | | 0x14 | INTENCLR | 7:0 | ERROR | | | | | DRDY | AMATCH | PREC | | 0x15 | Reserved | | | | | | | | | | | 0x16 | INTENSET | 7:0 | ERROR | | | | | DRDY | AMATCH | PREC | | 0x17 | Reserved | | | | | | | | | | | 0x18 | INTFLAG | 7:0 | ERROR | | | | | DRDY | AMATCH | PREC | | 0x19 | Reserved | | | | | | | | | | | 0x1A | STATUS | 7:0 | CLKHOLD | LOWTOUT | | SR | DIR | RXNACK | COLL | BUSERR | | 0x1B | 01/11/00 | 15:8 | | | | | | LENERR | SEXTTOUT | | | 0x1C | | 7:0 | | | | | | | ENABLE | SWRST | | 0x1D | SYNCBUSY | 15:8 | | | | | | | | | | 0x1E | 311100031 | 23:16 | | | | | | | | | | 0x1F | | 31:24 | | | | | | | | | | 0x20 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x23 | | | | | | | | | | | | 0x24 | | 7:0 | | | | ADDR[6:0] | | | | GENCEN | | 0x25 | ADDR | 15:8 | TENBITEN | | | | | | ADDR[9:7] | | | 0x26 | אטטוג | 23:16 | | | A | ADDRMASK[6 | :0] | | | | | 0x27 | | 31:24 | | | | | | | ADDRMASK[9:7 | 7] | | 0x28 | DATA | 7:0 | | | | DA | ΓΑ[7:0] | | | | | 0x29 | DAIA | 15:8 | | | | | | | | | ## 28.8 Register Description - I<sup>2</sup>C Slave Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC write-protection is denoted by the "PAC Write-Protection" property in each individual register description. For details, refer to Register Access Protection. Some registers are synchronized when read and/or written. Synchronization is denoted by the "Write-Synchronized" or the "Read-Synchronized" property in each individual register description. For details, refer to Synchronization. Some registers are enable-protected, meaning they can only be written when the peripheral is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. ### 28.8.1 Control A Name: CTRLA Offset: 0x00 **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|---------|-------|---------|-----------|-----|--------|--------| | | | LOWTOUT | | | SCLSM | | SPEE | D[1:0] | | Access | | R/W | | | R/W | | R/W | R/W | | Reset | | 0 | | | 0 | | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | SEXTTOEN | | SDAHC | LD[1:0] | | | | PINOUT | | Access | R/W | | R/W | R/W | | | | R/W | | Reset | 0 | | 0 | 0 | | | | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RUNSTDBY | | | | MODE[2:0] | | ENABLE | SWRST | | Access | R/W | | | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | | | 0 | 0 | 0 | 0 | 0 | #### Bit 30 - LOWTOUT: SCL Low Time-Out This bit enables the SCL low time-out. If SCL is held low for 25ms-35ms, the slave will release its clock hold, if enabled, and reset the internal state machine. Any interrupt flags set at the time of time-out will remain set. | Value | Description | |-------|--------------------| | 0 | Time-out disabled. | | 1 | Time-out enabled. | ## Bit 27 - SCLSM: SCL Clock Stretch Mode This bit controls when SCL will be stretched for software interaction. This bit is not synchronized. | Value | Description | |-------|----------------------------------------------------------| | 0 | SCL stretch according to Figure 28-9 | | 1 | SCL stretch only after ACK bit according to Figure 28-10 | ## Bits 25:24 - SPEED[1:0]: Transfer Speed These bits define bus speed. These bits are not synchronized. | Value | Description | |-------|-------------------------------------------------------------------| | 0x0 | Standard-mode (Sm) up to 100 kHz and Fast-mode (Fm) up to 400 kHz | | 0x1 | Fast-mode Plus (Fm+) up to 1 MHz | | 0x2 | High-speed mode (Hs-mode) up to 3.4 MHz | | 0x3 | Reserved | ## Bit 23 - SEXTTOEN: Slave SCL Low Extend Time-Out This bit enables the slave SCL low extend time-out. If SCL is cumulatively held low for greater than 25ms from the initial START to a STOP, the slave will release its clock hold if enabled and reset the internal state machine. Any interrupt flags set at the time of time-out will remain set. If the address was recognized, PREC will be set when a STOP is received. This bit is not synchronized. | Value | Description | |-------|-------------------| | 0 | Time-out disabled | | 1 | Time-out enabled | ## Bits 21:20 - SDAHOLD[1:0]: SDA Hold Time These bits define the SDA hold time with respect to the negative edge of SCL. These bits are not synchronized. | Value | Name | Description | |-------|------|---------------------| | 0x0 | DIS | Disabled | | 0x1 | 75 | 50-100ns hold time | | 0x2 | 450 | 300-600ns hold time | | 0x3 | 600 | 400-800ns hold time | ### Bit 16 - PINOUT: Pin Usage This bit sets the pin usage to either two- or four-wire operation: This bit is not synchronized. | Value | Description | |-------|---------------------------| | 0 | 4-wire operation disabled | | 1 | 4-wire operation enabled | ### Bit 7 – RUNSTDBY: Run in Standby This bit defines the functionality in standby sleep mode. This bit is not synchronized. | Value | Description | |-------|--------------------------------------| | 0 | Disabled – All reception is dropped. | | 1 | Wake on address match, if enabled. | #### Bits 4:2 – MODE[2:0]: Operating Mode These bits must be written to 0x04 to select the I<sup>2</sup>C slave serial communication interface of the SERCOM. These bits are not synchronized. ## Bit 1 - ENABLE: Enable Due to synchronization, there is delay from writing CTRLA.ENABLE until the peripheral is enabled/ disabled. The value written to CTRL.ENABLE will read back immediately and the Enable Synchronization Busy bit in the Synchronization Busy register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE will be cleared when the operation is complete. This bit is not enable-protected. | Value | Description | |-------|-----------------------------------------------| | 0 | The peripheral is disabled or being disabled. | | 1 | The peripheral is enabled. | ## Bit 0 - SWRST: Software Reset Writing '0' to this bit has no effect. Writing '1' to this bit resets all registers in the SERCOM, except DBGCTRL, to their initial state, and the SERCOM will be disabled. Writing '1' to CTRLA.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Any register write access during the ongoing reset will result in an APB error. Reading any register will return the reset value of the register. Due to synchronization, there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. This bit is not enable-protected. | Value | Description | | | | |-------|--------------------------------------|--|--|--| | 0 | There is no reset operation ongoing. | | | | | 1 | The reset operation is ongoing. | | | | #### 28.8.2 Control B Name: CTRLB Offset: 0x04 **Reset**: 0x00000000 Property: PAC Write-Protection, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|---------|----|----|----|--------|------|-------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | ACKACT | CME | [1:0] | | Access | | | | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | AMOD | DE[1:0] | | | | AACKEN | GCMD | SMEN | | Access | R/W | R/W | | | | R/W | R/W | R/W | | Reset | 0 | 0 | | | | 0 | 0 | 0 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---|---| | | | | | | | | | | Access Reset ## Bit 18 - ACKACT: Acknowledge Action This bit defines the slave's acknowledge behavior after an address or data byte is received from the master. The acknowledge action is executed when a command is written to the CMD bits. If smart mode is enabled (CTRLB.SMEN=1), the acknowledge action is performed when the DATA register is read. This bit is not enable-protected. | Value | Description | |-------|-------------| | 0 | Send ACK | | 1 | Send NACK | ### Bits 17:16 - CMD[1:0]: Command This bit field triggers the slave operation as the below. The CMD bits are strobe bits, and always read as zero. The operation is dependent on the slave interrupt flags, INTFLAG.DRDY and INTFLAG.AMATCH, in addition to STATUS.DIR. All interrupt flags (INTFLAG.DRDY, INTFLAG.AMATCH and INTFLAG.PREC) are automatically cleared when a command is given. This bit is not enable-protected. **Table 28-3. Command Description** | CMD[1:0] | DIR | Action | | | | | | |----------|--------------------------------------------------------|--------------------------------------------------------------------------------|--|--|--|--|--| | 0x0 | X | (No action) | | | | | | | 0x1 | X | (Reserved) | | | | | | | 0x2 | e a transaction in response to a data interrupt (DRDY) | | | | | | | | | 0 (Master write) | Execute acknowledge action succeeded by waiting for any start (S/Sr) condition | | | | | | | | 1 (Master read) | Wait for any start (S/Sr) condition | | | | | | | 0x3 | Used in response to an address interrupt (AMATCH) | | | | | | | | | 0 (Master write) | Execute acknowledge action succeeded by reception of next byte | | | | | | | | 1 (Master read) | Execute acknowledge action succeeded by slave data interrupt | | | | | | | | Used in respons | e to a data interrupt (DRDY) | | | | | | | | 0 (Master write) | Execute acknowledge action succeeded by reception of next byte | | | | | | | | 1 (Master read) | Execute a byte read operation followed by ACK/NACK reception | | | | | | ## Bits 15:14 - AMODE[1:0]: Address Mode These bits set the addressing mode. These bits are not write-synchronized. | Value | Name | Description | |-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0 | MASK | The slave responds to the address written in ADDR.ADDR masked by the value in ADDR.ADDRMASK. See SERCOM – Serial Communication Interface for additional information. | | 0x1 | 2_ADDRS | The slave responds to the two unique addresses in ADDR.ADDR and ADDR.ADDRMASK. | | 0x2 | RANGE | The slave responds to the range of addresses between and including ADDR.ADDR and ADDR.ADDRMASK. ADDR.ADDR is the upper limit. | | 0x3 | - | Reserved. | ## Bit 10 - AACKEN: Automatic Acknowledge Enable This bit enables the address to be automatically acknowledged if there is an address match. This bit is not write-synchronized. | Value | Description | |-------|------------------------------------| | 0 | Automatic acknowledge is disabled. | | 1 | Automatic acknowledge is enabled. | ## Bit 9 - GCMD: PMBus Group Command This bit enables PMBus group command support. When enabled, the Stop Recived interrupt flag (INTFLAG.PREC) will be set when a STOP condition is detected if the slave has been addressed since the last STOP condition on the bus. This bit is not write-synchronized. | Value | Description | |-------|----------------------------| | 0 | Group command is disabled. | | 1 | Group command is enabled. | ## Bit 8 - SMEN: Smart Mode Enable When smart mode is enabled, data is acknowledged automatically when DATA.DATA is read. This bit is not write-synchronized. | Value | Description | | | | |-------|-------------------------|--|--|--| | 0 | Smart mode is disabled. | | | | | 1 | Smart mode is enabled. | | | | ## 28.8.3 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset**: 0x14 **Reset**: 0x00 **Property:** PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|---|------|--------|------| | | ERROR | | | | | DRDY | AMATCH | PREC | | Access | R/W | | | | | R/W | R/W | R/W | | Reset | 0 | | | | | 0 | 0 | 0 | ## Bit 7 - ERROR: Error Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Error Interrupt Enable bit, which disables the Error interrupt. | Value | Description | | | |-------|------------------------------|--|--| | 0 | Error interrupt is disabled. | | | | 1 | Error interrupt is enabled. | | | ## Bit 2 - DRDY: Data Ready Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Data Ready bit, which disables the Data Ready interrupt. | 1 | Value | Description | |---|-------|---------------------------------------| | | 0 | The Data Ready interrupt is disabled. | | | 1 | The Data Ready interrupt is enabled. | ## Bit 1 - AMATCH: Address Match Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Address Match Interrupt Enable bit, which disables the Address Match interrupt. | Value | Description | |-------|------------------------------------------| | 0 | The Address Match interrupt is disabled. | | 1 | The Address Match interrupt is enabled. | ## Bit 0 - PREC: Stop Received Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Stop Received Interrupt Enable bit, which disables the Stop Received interrupt. | Value | Description | |-------|------------------------------------------| | 0 | The Stop Received interrupt is disabled. | | 1 | The Stop Received interrupt is enabled. | ## 28.8.4 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET Offset: 0x16 Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-------|---|---|---|---|------|--------|------|--| | | ERROR | | | | | DRDY | AMATCH | PREC | | | Access | R/W | | | | | R/W | R/W | R/W | | | Reset | 0 | | | | | 0 | 0 | 0 | | ## Bit 7 - ERROR: Error Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Error Interrupt Enable bit, which enables the Error interrupt. | Value | Description | |-------|------------------------------| | 0 | Error interrupt is disabled. | | 1 | Error interrupt is enabled. | ## Bit 2 - DRDY: Data Ready Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Data Ready bit, which enables the Data Ready interrupt. | Value | Description | |-------|---------------------------------------| | 0 | The Data Ready interrupt is disabled. | | 1 | The Data Ready interrupt is enabled. | ## Bit 1 - AMATCH: Address Match Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Address Match Interrupt Enable bit, which enables the Address Match interrupt. | Va | lue | Description | |----|-----|------------------------------------------| | 0 | | The Address Match interrupt is disabled. | | 1 | | The Address Match interrupt is enabled. | ## Bit 0 - PREC: Stop Received Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Stop Received Interrupt Enable bit, which enables the Stop Received interrupt. | Value | Description | |-------|------------------------------------------| | 0 | The Stop Received interrupt is disabled. | | 1 | The Stop Received interrupt is enabled. | ## 28.8.5 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x18 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|---|------|--------|------| | | ERROR | | | | | DRDY | AMATCH | PREC | | Access | R/W | | | | | R/W | R/W | R/W | | Reset | 0 | | | | | 0 | 0 | 0 | #### Bit 7 - ERROR: Error This bit is set when any error is detected. Errors that will set this flag have corresponding status flags in the STATUS register. The corresponding bits in STATUS are SEXTTOUT, LOWTOUT, COLL, and BUSERR. Writing '0' to this bit has no effect. Writing '1' to this bit will clear the flag. ### Bit 2 - DRDY: Data Ready This flag is set when a I<sup>2</sup>C slave byte transmission is successfully completed. The flag is cleared by hardware when either: - Writing to the DATA register. - Reading the DATA register with smart mode enabled. - Writing a valid command to the CMD register. Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Data Ready interrupt flag. #### Bit 1 - AMATCH: Address Match This flag is set when the I<sup>2</sup>C slave address match logic detects that a valid address has been received. The flag is cleared by hardware when CTRL.CMD is written. Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Address Match interrupt flag. When cleared, an ACK/NACK will be sent according to CTRLB.ACKACT. ### Bit 0 - PREC: Stop Received This flag is set when a stop condition is detected for a transaction being processed. A stop condition detected between a bus master and another slave will not set this flag, unless the PMBus Group Command is enabled in the Control B register (CTRLB.GCMD=1). This flag is cleared by hardware after a command is issued on the next address match. Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Stop Received interrupt flag. #### 28.8.6 Status Name: STATUS Offset: 0x1A Reset: 0x0000 Property: - | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|----|----|----|--------|----------|---| | | | | | | | LENERR | SEXTTOUT | | | Access | | | | | | R/W | R/W | | | Reset | | | | | | 0 | 0 | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|---------|---|----|-----|--------|------|--------| | | CLKHOLD | LOWTOUT | | SR | DIR | RXNACK | COLL | BUSERR | | Access | R | R/W | | R | R | R | R/W | R/W | | Reset | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | ### Bit 10 - LENERR: Transaction Length Error This bit is set when the length counter is enabled (LENGTH.LENEN) and a STOP or repeated START is received before or after the length in LENGTH.LEN is reached. This bit is cleared automatically when responding to a new start condition with ACK or NACK (CTRLB.CMD=0x3) or when INTFLAG.AMATCH is cleared. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the status. ### Bit 10 - HS: High-speed This bit is set if the slave detects a START followed by a Master Code transmission. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the status. However, this flag is automatically cleared when a STOP is received. #### Bit 9 - SEXTTOUT: Slave SCL Low Extend Time-Out This bit is set if a slave SCL low extend time-out occurs. This bit is cleared automatically if responding to a new start condition with ACK or NACK (write 3 to CTRLB.CMD) or when INTFLAG.AMATCH is cleared. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the status. | Value | Description | |-------|------------------------------------------| | 0 | No SCL low extend time-out has occurred. | | 1 | SCL low extend time-out has occurred. | #### Bit 7 - CLKHOLD: Clock Hold The slave Clock Hold bit (STATUS.CLKHOLD) is set when the slave is holding the SCL line low, stretching the I2C clock. Software should consider this bit a read-only status flag that is set when INTFLAG.DRDY or INTFLAG.AMATCH is set. This bit is automatically cleared when the corresponding interrupt is also cleared. #### Bit 6 - LOWTOUT: SCL Low Time-out This bit is set if an SCL low time-out occurs. This bit is cleared automatically if responding to a new start condition with ACK or NACK (write 3 to CTRLB.CMD) or when INTFLAG.AMATCH is cleared. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the status. | Value | Description | |-------|-----------------------------------| | 0 | No SCL low time-out has occurred. | | 1 | SCL low time-out has occurred. | ### Bit 4 - SR: Repeated Start When INTFLAG.AMATCH is raised due to an address match, SR indicates a repeated start or start condition. This flag is only valid while the INTFLAG.AMATCH flag is one. | Value | Description | |-------|------------------------------------------------| | 0 | Start condition on last address match | | 1 | Repeated start condition on last address match | #### Bit 3 - DIR: Read / Write Direction The Read/Write Direction (STATUS.DIR) bit stores the direction of the last address packet received from a master. | Value | Description | |-------|----------------------------------------| | 0 | Master write operation is in progress. | | 1 | Master read operation is in progress. | ## Bit 2 – RXNACK: Received Not Acknowledge This bit indicates whether the last data packet sent was acknowledged or not. | Value | Description | |-------|-----------------------------| | 0 | Master responded with ACK. | | 1 | Master responded with NACK. | #### Bit 1 - COLL: Transmit Collision If set, the I2C slave was not able to transmit a high data or NACK bit, the I2C slave will immediately release the SDA and SCL lines and wait for the next packet addressed to it. This flag is intended for the SMBus address resolution protocol (ARP). A detected collision in non-ARP situations indicates that there has been a protocol violation, and should be treated as a bus error. Note that this status will not trigger any interrupt, and should be checked by software to verify that the data were sent correctly. This bit is cleared automatically if responding to an address match with an ACK or a NACK (writing 0x3 to CTRLB.CMD), or INTFLAG.AMATCH is cleared. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the status. | Value | Description | |-------|-----------------------------------------------| | 0 | No collision detected on last data byte sent. | | 1 | Collision detected on last data byte sent. | #### Bit 0 - BUSERR: Bus Error The Bus Error bit (STATUS.BUSERR) indicates that an illegal bus condition has occurred on the bus, regardless of bus ownership. An illegal bus condition is detected if a protocol violating start, repeated start or stop is detected on the I2C bus lines. A start condition directly followed by a stop condition is one example of a protocol violation. If a time-out occurs during a frame, this is also considered a protocol violation, and will set STATUS.BUSERR. This bit is cleared automatically if responding to an address match with an ACK or a NACK (writing 0x3 to CTRLB.CMD) or INTFLAG.AMATCH is cleared. Writing a '1' to this bit will clear the status. Writing a '0' to this bit has no effect. | Value | Description | |-------|------------------------| | 0 | No bus error detected. | | 1 | Bus error detected. | ## 28.8.7 Synchronization Busy Name: SYNCBUSY Offset: 0x1C **Reset:** 0x00000000 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|----|--------|-------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | • | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | ENABLE | SWRST | | Access | | | | | | | R | R | | Reset | | | | | | | 0 | 0 | ## Bit 1 - ENABLE: SERCOM Enable Synchronization Busy Enabling and disabling the SERCOM (CTRLA.ENABLE) requires synchronization. When written, the SYNCBUSY.ENABLE bit will be set until synchronization is complete. Writes to any register (except for CTRLA.SWRST) while enable synchronization is on-going will be discarded and an APB error will be generated. | - | Value | Description | |---|-------|-------------------------------------| | ſ | 0 | Enable synchronization is not busy. | | | 1 | Enable synchronization is busy. | ## Bit 0 – SWRST: Software Reset Synchronization Busy Resetting the SERCOM (CTRLA.SWRST) requires synchronization. When written, the SYNCBUSY.SWRST bit will be set until synchronization is complete. Writes to any register while synchronization is on-going will be discarded and an APB error will be generated. | Value | Description | |-------|------------------------------------| | 0 | SWRST synchronization is not busy. | | 1 | SWRST synchronization is busy. | #### 28.8.8 Address Name: ADDR Offset: 0x24 **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|-----|-----|---------------|-----|---------------|-----------|--------| | | | | | | | ADDRMASK[9:7] | | | | Access | | | | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | ADDRMASK[6:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TENBITEN | | | | | | ADDR[9:7] | | | Access | R/W | | | | | R/W | R/W | R/W | | Reset | 0 | | | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ADDR[6:0] | | | | GENCEN | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 26:17 - ADDRMASK[9:0]: Address Mask These bits act as a second address match register, an address mask register or the lower limit of an address range, depending on the CTRLB.AMODE setting. #### Bit 15 - TENBITEN: Ten Bit Addressing Enable | Value | Description | |-------|--------------------------------------| | 0 | 10-bit address recognition disabled. | | 1 | 10-bit address recognition enabled. | #### Bits 10:1 - ADDR[9:0]: Address These bits contain the I<sup>2</sup>C slave address used by the slave address match logic to determine if a master has addressed the slave. When using 7-bit addressing, the slave address is represented by ADDR[6:0]. When using 10-bit addressing (ADDR.TENBITEN=1), the slave address is represented by ADDR[9:0] When the address match logic detects a match, INTFLAG.AMATCH is set and STATUS.DIR is updated to indicate whether it is a read or a write transaction. #### Bit 0 - GENCEN: General Call Address Enable A general call address is an address consisting of all-zeroes, including the direction bit (master write). | Value | Description | |-------|--------------------------------------------| | 0 | General call address recognition disabled. | | 1 | General call address recognition enabled. | #### 28.8.9 Data Name: DATA Offset: 0x28 Reset: 0x0000 Property: Write-Synchronized, Read-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|-----|-----|------|--------|-----|-----|-----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DATA | 4[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 7:0 - DATA[7:0]: Data The slave data register I/O location (DATA.DATA) provides access to the master transmit and receive data buffers. Reading valid data or writing data to be transmitted can be successfully done only when SCL is held low by the slave (STATUS.CLKHOLD is set). An exception occurs when reading the last data byte after the stop condition has been received. Accessing DATA.DATA auto-triggers I<sup>2</sup>C bus operations. The operation performed depends on the state of CTRLB.ACKACT, CTRLB.SMEN and the type of access (read/write). Writing or reading DATA.DATA when not in smart mode does not require synchronization. # 28.9 Register Summary - I2C Master | Offset | Name | Bit Pos. | | | | | | | | | |--------|----------|----------|----------|----------|--------|----------|-----------|--------|-----------|----------| | 0x00 | | 7:0 | RUNSTDBY | | | | MODE[2:0] | | ENABLE | SWRST | | 0x01 | CTRLA | 15:8 | | | | | | | | | | 0x02 | | 23:16 | SEXTTOEN | MEXTTOEN | SDAHC | DLD[1:0] | | | | PINOUT | | 0x03 | | 31:24 | | LOWTOUT | INACTO | OUT[1:0] | SCLSM | | SPEE | :D[1:0] | | 0x04 | | 7:0 | | | | | | | | | | 0x05 | OTDU D | 15:8 | | | | | | | QCEN | SMEN | | 0x06 | CTRLB | 23:16 | | | | | | ACKACT | CME | D[1:0] | | 0x07 | | 31:24 | | | | | | | | | | 0x08 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x0B | | | | | | | | | | | | 0x0C | | 7:0 | | | | BAL | ID[7:0] | | | | | 0x0D | BAUD | 15:8 | | | | BAUDI | _OW[7:0] | | | | | 0x0E | BAOD | 23:16 | | | | HSBA | .UD[7:0] | | | | | 0x0F | | 31:24 | | | | HSBAUI | DLOW[7:0] | | | | | 0x10 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x13 | | | | | | | | | | | | 0x14 | INTENCLR | 7:0 | ERROR | | | | | | SB | MB | | 0x15 | Reserved | | | | | | | | | | | 0x16 | INTENSET | 7:0 | ERROR | | | | | | SB | MB | | 0x17 | Reserved | | | | | | | | | | | 0x18 | INTFLAG | 7:0 | ERROR | | | | | | SB | MB | | 0x18 | DATA | 7:0 | | | | DAT | A[7:0] | | | | | 0x19 | DAIA | 15:8 | | | | | | | | | | 0x1A | STATUS | 7:0 | CLKHOLD | LOWTOUT | BUSST | ATE[1:0] | | RXNACK | ARBLOST | BUSERR | | 0x1B | STATUS | 15:8 | | | | | | LENERR | SEXTTOUT | MEXTTOUT | | 0x1C | | 7:0 | | | | | | SYSOP | ENABLE | SWRST | | 0x1D | SYNCBUSY | 15:8 | | | | | | | | | | 0x1E | GINODOGI | 23:16 | | | | | | | | | | 0x1F | | 31:24 | | | | | | | | | | 0x21 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x23 | | | | | | | | | | | | 0x24 | | 7:0 | | | | | | | | | | 0x25 | ADDR | 15:8 | TENBITEN | HS | LENEN | | | | ADDR[2:0] | | | 0x26 | , | 23:16 | | | | LEI | N[7:0] | | | | | 0x27 | | 31:24 | | | | | | | | | | 0x28 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x2F | | | | | | | | | | | | 0x30 | DBGCTRL | 7:0 | | | | | | | | DBGSTOP | ## 28.10 Register Description - I<sup>2</sup>C Master Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC write-protection is denoted by the "PAC Write-Protection" property in each individual register description. For details, refer to Register Access Protection. Some registers are synchronized when read and/or written. Synchronization is denoted by the "Write-Synchronized" or the "Read-Synchronized" property in each individual register description. For details, refer to Synchronization. Some registers are enable-protected, meaning they can only be written when the peripheral is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. #### 28.10.1 Control A Name: CTRLA Offset: 0x00 **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----------|--------|----------|-----------|-----|------------|--------| | | | LOWTOUT | INACTO | OUT[1:0] | SCLSM | | SPEED[1:0] | | | Access | | R/W | R/W | R/W | R/W | | R/W | R/W | | Reset | | 0 | 0 | 0 | 0 | | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | SEXTTOEN | MEXTTOEN | SDAHC | LD[1:0] | | | | PINOUT | | Access | R/W | R/W | R/W | R/W | | | | R/W | | Reset | 0 | 0 | 0 | 0 | | | | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | . 4 | 3 | 2 | 1 | 0 | | | RUNSTDBY | | | | MODE[2:0] | | ENABLE | SWRST | | Access | R/W | | | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | | | 0 | 0 | 0 | 0 | 0 | #### Bit 30 - LOWTOUT: SCL Low Time-Out This bit enables the SCL low time-out. If SCL is held low for 25ms-35ms, the master will release its clock hold, if enabled, and complete the current transaction. A stop condition will automatically be transmitted. INTFLAG.SB or INTFLAG.MB will be set as normal, but the clock hold will be released. The STATUS.LOWTOUT and STATUS.BUSERR status bits will be set. This bit is not synchronized. | Value | Description | |-------|--------------------| | 0 | Time-out disabled. | | 1 | Time-out enabled. | ## Bits 29:28 - INACTOUT[1:0]: Inactive Time-Out If the inactive bus time-out is enabled and the bus is inactive for longer than the time-out setting, the bus state logic will be set to idle. An inactive bus arise when either an I<sup>2</sup>C master or slave is holding the SCL low. Enabling this option is necessary for SMBus compatibility, but can also be used in a non-SMBus set-up. Calculated time-out periods are based on a 100kHz baud rate. These bits are not synchronized. | Value | Name | Description | |-------|-------|--------------------------------------| | 0x0 | DIS | Disabled | | 0x1 | 55US | 5-6 SCL cycle time-out (50-60µs) | | 0x2 | 105US | 10-11 SCL cycle time-out (100-110µs) | | 0x3 | 205US | 20-21 SCL cycle time-out (200-210µs) | #### Bit 27 - SCLSM: SCL Clock Stretch Mode This bit controls when SCL will be stretched for software interaction. This bit is not synchronized. | Value | Description | |-------|----------------------------------------------| | 0 | SCL stretch according to Figure 28-4. | | 1 | SCL stretch only after ACK bit, Figure 28-5. | ## Bits 25:24 - SPEED[1:0]: Transfer Speed These bits define bus speed. These bits are not synchronized. | Value | Description | |-------|-------------------------------------------------------------------| | 0x0 | Standard-mode (Sm) up to 100 kHz and Fast-mode (Fm) up to 400 kHz | | 0x1 | Fast-mode Plus (Fm+) up to 1 MHz | | 0x2 | High-speed mode (Hs-mode) up to 3.4 MHz | | 0x3 | Reserved | ## Bit 23 - SEXTTOEN: Slave SCL Low Extend Time-Out This bit enables the slave SCL low extend time-out. If SCL is cumulatively held low for greater than 25ms from the initial START to a STOP, the master will release its clock hold if enabled, and complete the current transaction. A STOP will automatically be transmitted. SB or MB will be set as normal, but CLKHOLD will be release. The MEXTTOUT and BUSERR status bits will be set. This bit is not synchronized. | Value | Description | |-------|-------------------| | 0 | Time-out disabled | | 1 | Time-out enabled | #### Bit 22 - MEXTTOEN: Master SCL Low Extend Time-Out This bit enables the master SCL low extend time-out. If SCL is cumulatively held low for greater than 10ms from START-to-ACK, ACK-to-ACK, or ACK-to-STOP the master will release its clock hold if enabled, and complete the current transaction. A STOP will automatically be transmitted. SB or MB will be set as normal, but CLKHOLD will be released. The MEXTTOUT and BUSERR status bits will be set. This bit is not synchronized. | Value | Description | |-------|-------------------| | 0 | Time-out disabled | | 1 | Time-out enabled | ## Bits 21:20 - SDAHOLD[1:0]: SDA Hold Time These bits define the SDA hold time with respect to the negative edge of SCL. These bits are not synchronized. | Value | Name | Description | |-------|-------|---------------------| | 0x0 | DIS | Disabled | | 0x1 | 75NS | 50-100ns hold time | | 0x2 | 450NS | 300-600ns hold time | | 0x3 | 600NS | 400-800ns hold time | ### Bit 16 - PINOUT: Pin Usage This bit set the pin usage to either two- or four-wire operation: This bit is not synchronized. | Value | Description | |-------|----------------------------| | 0 | 4-wire operation disabled. | | 1 | 4-wire operation enabled. | ## Bit 7 - RUNSTDBY: Run in Standby This bit defines the functionality in standby sleep mode. This bit is not synchronized. | Value | Description | |-------|-------------------------------------------------------------------------------------------------| | 0 | GCLK_SERCOMx_CORE is disabled and the I <sup>2</sup> C master will not operate in standby sleep | | | mode. | | 1 | GCLK_SERCOMx_CORE is enabled in all sleep modes. | ## Bits 4:2 - MODE[2:0]: Operating Mode These bits must be written to 0x5 to select the I<sup>2</sup>C master serial communication interface of the SERCOM. These bits are not synchronized. #### Bit 1 - ENABLE: Enable Due to synchronization, there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately and the Synchronization Enable Busy bit in the Synchronization Busy register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE will be cleared when the operation is complete. This bit is not enable-protected. | Value | Description | |-------|-----------------------------------------------| | 0 | The peripheral is disabled or being disabled. | | 1 | The peripheral is enabled. | #### Bit 0 - SWRST: Software Reset Writing '0' to this bit has no effect. Writing '1' to this bit resets all registers in the SERCOM, except DBGCTRL, to their initial state, and the SERCOM will be disabled. Writing '1' to CTRLA.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Any register write access during the ongoing reset will result in an APB error. Reading any register will return the reset value of the register. Due to synchronization there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. This bit is not enable-protected. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | The reset operation is ongoing. | #### 28.10.2 Control B Name: CTRLB Offset: 0x04 Page 1: 0x00000 **Reset**: 0x00000000 Property: PAC Write-Protection, Enable-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|--------|------|--------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | ACKACT | CMI | D[1:0] | | Access | | | | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | QCEN | SMEN | | Access | | | • | • | | | R | R/W | | Reset | | | | | | | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | • | | | | • | | Access Reset ### Bit 18 - ACKACT: Acknowledge Action This bit defines the I<sup>2</sup>C master's acknowledge behavior after a data byte is received from the I<sup>2</sup>C slave. The acknowledge action is executed when a command is written to CTRLB.CMD, or if smart mode is enabled (CTRLB.SMEN is written to one), when DATA.DATA is read. This bit is not enable-protected. This bit is not write-synchronized. | Value | Description | |-------|-------------| | 0 | Send ACK. | | 1 | Send NACK. | ### Bits 17:16 - CMD[1:0]: Command Writing these bits triggers a master operation as described below. The CMD bits are strobe bits, and always read as zero. The acknowledge action is only valid in master read mode. In master write mode, a command will only result in a repeated start or stop condition. The CTRLB.ACKACT bit and the CMD bits can be written at the same time, and then the acknowledge action will be updated before the command is triggered. Commands can only be issued when either the Slave on Bus interrupt flag (INTFLAG.SB) or Master on Bus interrupt flag (INTFLAG.MB) is '1'. If CMD 0x1 is issued, a repeated start will be issued followed by the transmission of the current address in ADDR.ADDR. If another address is desired, ADDR.ADDR must be written instead of the CMD bits. This will trigger a repeated start followed by transmission of the new address. Issuing a command will set the System Operation bit in the Synchronization Busy register (SYNCBUSY.SYSOP). Table 28-4. Command Description | CMD[1:0] | Direction | Action | |----------|-----------|------------------------------------------------------------------| | 0x0 | X | (No action) | | 0x1 | X | Execute acknowledge action succeeded by repeated Start | | 0x2 | 0 (Write) | No operation | | | 1 (Read) | Execute acknowledge action succeeded by a byte read operation | | 0x3 | X | Execute acknowledge action succeeded by issuing a stop condition | These bits are not enable-protected. ### Bit 9 - QCEN: Quick Command Enable This bit is not write-synchronized. | Value | Description | | | | |-------|----------------------------|--|--|--| | 0 | Quick Command is disabled. | | | | | 1 | Quick Command is enabled. | | | | #### Bit 8 - SMEN: Smart Mode Enable When smart mode is enabled, acknowledge action is sent when DATA.DATA is read. This bit is not write-synchronized. | Value | Description | |-------|-------------------------| | 0 | Smart mode is disabled. | | 1 | Smart mode is enabled. | #### 28.10.3 Baud Rate Name: BAUD Offset: 0x0C Reset: 0x0000 Property: PAC Write-Protection, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |--------|-----------|-----|-----|--------|----------|-----|-----|-----|--|--| | | | | | HSBAUD | LOW[7:0] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | HSBAI | JD[7:0] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | BAUDL | OW[7:0] | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | BAUD[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ## Bits 31:24 - HSBAUDLOW[7:0]: High Speed Master Baud Rate Low HSBAUDLOW non-zero: HSBAUDLOW indicates the SCL low time in High-speed mode according to $$HSBAUDLOW = f_{GCLK} \cdot T_{LOW} - 1$$ HSBAUDLOW equal to zero: The HSBAUD register is used to time $T_{LOW}$ , $T_{HIGH}$ , $T_{SU;STO}$ , $T_{HD;STA}$ and $T_{SU:STA}$ . $T_{BUF}$ is timed by the BAUD register. ## Bits 23:16 - HSBAUD[7:0]: High Speed Master Baud Rate This bit field indicates the SCL high time in High-speed mode according to the following formula. When HSBAUDLOW is zero, $T_{LOW}$ , $T_{HIGH}$ , $T_{SU;STO}$ , $T_{HD;STA}$ and $T_{SU;STA}$ are derived using this formula. $T_{BUF}$ is timed by the BAUD register. $$HSBAUD = f_{GCLK} \cdot T_{HIGH} - 1$$ ## Bits 15:8 - BAUDLOW[7:0]: Master Baud Rate Low If this bit field is non-zero, the SCL low time will be described by the value written. For more information on how to calculate the frequency, see SERCOM Clock Generation – Baud-Rate Generator. #### Bits 7:0 - BAUD[7:0]: Master Baud Rate This bit field is used to derive the SCL high time if BAUD.BAUDLOW is non-zero. If BAUD.BAUDLOW is zero, BAUD will be used to generate both high and low periods of the SCL. For more information on how to calculate the frequency, see SERCOM Clock Generation – Baud-Rate Generator. ## 28.10.4 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x14 **Reset:** 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-------|---|---|---|---|---|-----|-----|---| | | ERROR | | | | | | SB | MB | 1 | | Access | R/W | | | | | | R/W | R/W | _ | | Reset | 0 | | | | | | 0 | 0 | | #### Bit 7 - ERROR: Error Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Error Interrupt Enable bit, which disables the Error interrupt. | Value | Description | |-------|------------------------------| | 0 | Error interrupt is disabled. | | 1 | Error interrupt is enabled. | #### Bit 1 - SB: Slave on Bus Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Slave on Bus Interrupt Enable bit, which disables the Slave on Bus interrupt. | Value | Description | |-------|-----------------------------------------| | 0 | The Slave on Bus interrupt is disabled. | | 1 | The Slave on Bus interrupt is enabled. | #### Bit 0 - MB: Master on Bus Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will clear the Master on Bus Interrupt Enable bit, which disables the Master on Bus interrupt. | | Value | Description | |---|-------|------------------------------------------| | ( | ) | The Master on Bus interrupt is disabled. | | • | 1 | The Master on Bus interrupt is enabled. | ## 28.10.5 Interrupt Enable Clear This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET Offset: 0x16 Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-------|---|---|---|---|---|-----|-----|---| | | ERROR | | | | | | SB | MB | ] | | Access | R/W | | | | | | R/W | R/W | _ | | Reset | 0 | | | | | | 0 | 0 | | ## Bit 7 - ERROR: Error Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Error Interrupt Enable bit, which enables the Error interrupt. | Value | Description | |-------|------------------------------| | 0 | Error interrupt is disabled. | | 1 | Error interrupt is enabled. | ## Bit 1 - SB: Slave on Bus Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Slave on Bus Interrupt Enable bit, which enables the Slave on Bus interrupt. | Value | Description | |-------|-----------------------------------------| | 0 | The Slave on Bus interrupt is disabled. | | 1 | The Slave on Bus interrupt is enabled. | ## Bit 0 - MB: Master on Bus Interrupt Enable Writing '0' to this bit has no effect. Writing '1' to this bit will set the Master on Bus Interrupt Enable bit, which enables the Master on Bus interrupt. | Value | Description | |-------|------------------------------------------| | 0 | The Master on Bus interrupt is disabled. | | 1 | The Master on Bus interrupt is enabled. | ## 28.10.6 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x18 Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|---|---|-----|-----| | | ERROR | | | | | | SB | MB | | Access | R/W | | | | | | R/W | R/W | | Reset | 0 | | | | | | 0 | 0 | #### Bit 7 - ERROR: Error This flag is cleared by writing '1' to it. This bit is set when any error is detected. Errors that will set this flag have corresponding status bits in the STATUS register. These status bits are LENERR, SEXTTOUT, MEXTTOUT, LOWTOUT, ARBLOST, and BUSERR. Writing '0' to this bit has no effect. Writing '1' to this bit will clear the flag. #### Bit 1 - SB: Slave on Bus The Slave on Bus flag (SB) is set when a byte is successfully received in master read mode, i.e., no arbitration lost or bus error occurred during the operation. When this flag is set, the master forces the SCL line low, stretching the I<sup>2</sup>C clock period. The SCL line will be released and SB will be cleared on one of the following actions: - Writing to ADDR.ADDR - Writing to DATA.DATA - Reading DATA.DATA when smart mode is enabled (CTRLB.SMEN) - · Writing a valid command to CTRLB.CMD Writing '1' to this bit location will clear the SB flag. The transaction will not continue or be terminated until one of the above actions is performed. Writing '0' to this bit has no effect. #### Bit 0 - MB: Master on Bus This flag is set when a byte is transmitted in master write mode. The flag is set regardless of the occurrence of a bus error or an arbitration lost condition. MB is also set when arbitration is lost during sending of NACK in master read mode, or when issuing a start condition if the bus state is unknown. When this flag is set and arbitration is not lost, the master forces the SCL line low, stretching the I<sup>2</sup>C clock period. The SCL line will be released and MB will be cleared on one of the following actions: - Writing to ADDR.ADDR - Writing to DATA.DATA - Reading DATA.DATA when smart mode is enabled (CTRLB.SMEN) - Writing a valid command to CTRLB.CMD Writing '1' to this bit location will clear the MB flag. The transaction will not continue or be terminated until one of the above actions is performed. Writing '0' to this bit has no effect. #### 28.10.7 Status Name: STATUS Offset: 0x1A Reset: 0x0000 Property: Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|---------|---------|-------|---------------|----|--------|----------|----------| | | | | | | | LENERR | SEXTTOUT | MEXTTOUT | | Access | | | • | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CLKHOLD | LOWTOUT | BUSST | BUSSTATE[1:0] | | RXNACK | ARBLOST | BUSERR | | Access | R | R/W | R | R | | R | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | #### Bit 10 - LENERR: Transaction Length Error This bit is set when automatic length is used for a DMA transaction and the slave sends a NACK before ADDR.LEN bytes have been written by the master. Writing '1' to this bit location will clear STATUS.LENERR. This flag is automatically cleared when writing to the ADDR register. Writing '0' to this bit has no effect. This bit is not write-synchronized. #### Bit 9 - SEXTTOUT: Slave SCL Low Extend Time-Out This bit is set if a slave SCL low extend time-out occurs. This bit is automatically cleared when writing to the ADDR register. Writing '1' to this bit location will clear SEXTTOUT. Normal use of the I<sup>2</sup>C interface does not require the SEXTTOUT flag to be cleared by this method. Writing '0' to this bit has no effect. This bit is not write-synchronized. #### Bit 8 - MEXTTOUT: Master SCL Low Extend Time-Out This bit is set if a master SCL low time-out occurs. Writing '1' to this bit location will clear STATUS.MEXTTOUT. This flag is automatically cleared when writing to the ADDR register. Writing '0' to this bit has no effect. This bit is not write-synchronized. #### Bit 7 - CLKHOLD: Clock Hold This bit is set when the master is holding the SCL line low, stretching the I<sup>2</sup>C clock. Software should consider this bit when INTFLAG.SB or INTFLAG.MB is set. This bit is cleared when the corresponding interrupt flag is cleared and the next operation is given. Writing '0' to this bit has no effect. Writing '1' to this bit has no effect. This bit is not write-synchronized. #### Bit 6 - LOWTOUT: SCL Low Time-Out This bit is set if an SCL low time-out occurs. Writing '1' to this bit location will clear this bit. This flag is automatically cleared when writing to the ADDR register. Writing '0' to this bit has no effect. This bit is not write-synchronized. ## Bits 5:4 - BUSSTATE[1:0]: Bus State These bits indicate the current I<sup>2</sup>C bus state. When in UNKNOWN state, writing 0x1 to BUSSTATE forces the bus state into the IDLE state. The bus state cannot be forced into any other state. Writing BUSSTATE to idle will set SYNCBUSY.SYSOP. | Value | Name | Description | | |-------|---------|-----------------------------------------------------------------------------------------------|--| | 0x0 | UNKNOWN | The bus state is unknown to the I <sup>2</sup> C master and will wait for a stop condition to | | | | | be detected or wait to be forced into an idle state by software | | | 0x1 | IDLE | The bus state is waiting for a transaction to be initialized | | | 0x2 | OWNER | The I <sup>2</sup> C master is the current owner of the bus | | | 0x3 | BUSY | Some other I <sup>2</sup> C master owns the bus | | ## Bit 2 - RXNACK: Received Not Acknowledge This bit indicates whether the last address or data packet sent was acknowledged or not. Writing '0' to this bit has no effect. Writing '1' to this bit has no effect. This bit is not write-synchronized. | Value | Description | |-------|----------------------------| | 0 | Slave responded with ACK. | | 1 | Slave responded with NACK. | #### Bit 1 – ARBLOST: Arbitration Lost This bit is set if arbitration is lost while transmitting a high data bit or a NACK bit, or while issuing a start or repeated start condition on the bus. The Master on Bus interrupt flag (INTFLAG.MB) will be set when STATUS.ARBLOST is set. Writing the ADDR.ADDR register will automatically clear STATUS.ARBLOST. Writing '0' to this bit has no effect. Writing '1' to this bit will clear it. This bit is not write-synchronized. #### Bit 0 - BUSERR: Bus Error This bit indicates that an illegal bus condition has occurred on the bus, regardless of bus ownership. An illegal bus condition is detected if a protocol violating start, repeated start or stop is detected on the I<sup>2</sup>C bus lines. A start condition directly followed by a stop condition is one example of a protocol violation. If a time-out occurs during a frame, this is also considered a protocol violation, and will set BUSERR. If the I<sup>2</sup>C master is the bus owner at the time a bus error occurs, STATUS.ARBLOST and INTFLAG.MB will be set in addition to BUSERR. Writing the ADDR.ADDR register will automatically clear the BUSERR flag. Writing '0' to this bit has no effect. Writing '1' to this bit will clear it. This bit is not write-synchronized. # 28.10.8 Synchronization Busy Name: SYNCBUSY Offset: 0x1C **Reset:** 0x00000000 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|----|-------|--------|-------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | ъ., | | | | | | 40 | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | SYSOP | ENABLE | SWRST | | Access | | | | | | R | R | R | | Reset | | | | | | 0 | 0 | 0 | ## Bit 2 – SYSOP: System Operation Synchronization Busy Writing CTRLB.CMD, STATUS.BUSSTATE, ADDR, or DATA when the SERCOM is enabled requires synchronization. When written, the SYNCBUSY.SYSOP bit will be set until synchronization is complete. | Value | Description | |-------|-----------------------------------------------| | 0 | System operation synchronization is not busy. | | 1 | System operation synchronization is busy. | ## Bit 1 – ENABLE: SERCOM Enable Synchronization Busy Enabling and disabling the SERCOM (CTRLA.ENABLE) requires synchronization. When written, the SYNCBUSY.ENABLE bit will be set until synchronization is complete. Writes to any register (except for CTRLA.SWRST) while enable synchronization is on-going will be discarded and an APB error will be generated. | Value | Description | |-------|-------------------------------------| | 0 | Enable synchronization is not busy. | | 1 | Enable synchronization is busy. | ## Bit 0 - SWRST: Software Reset Synchronization Busy Resetting the SERCOM (CTRLA.SWRST) requires synchronization. When written, the SYNCBUSY.SWRST bit will be set until synchronization is complete. Writes to any register while synchronization is on-going will be discarded and an APB error will be generated. | Value | Description | |-------|------------------------------------| | 0 | SWRST synchronization is not busy. | | 1 | SWRST synchronization is busy. | #### 28.10.9 Address Name: ADDR Offset: 0x24 Reset: 0x0000 Property: Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|-----|-------|-----|-------|-----|-----------|-----| | | | | | | | | | | | Access | | | | • | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | LEN | [7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | TENBITEN | HS | LENEN | | | | ADDR[2:0] | | | Access | R/W | R/W | R/W | | | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Reset | 0 | 0 | 0 | 4 | 3 | 0 | 0 | 0 | Access Reset ## Bits 23:16 - LEN[7:0]: Transaction Length These bits define the transaction length of a DMA transaction from 0 to 255 bytes. The Transfer Length Enable (LENEN) bit must be written to '1' in order to use DMA. # Bit 15 - TENBITEN: Ten Bit Addressing Enable This bit enables 10-bit addressing. This bit can be written simultaneously with ADDR to indicate a 10-bit or 7-bit address transmission. | Value | Description | |-------|-----------------------------| | 0 | 10-bit addressing disabled. | | 1 | 10-bit addressing enabled. | #### Bit 14 - HS: High Speed This bit enables High-speed mode for the current transfer from repeated START to STOP. This bit can be written simultaneously with ADDR for a high speed transfer. | Value | Description | |-------|-------------------------------| | 0 | High-speed transfer disabled. | | 1 | High-speed transfer enabled. | # Bit 13 - LENEN: Transfer Length Enable | Value | Description | |-------|-------------------------------------| | 0 | Automatic transfer length disabled. | | 1 | Automatic transfer length enabled. | #### Bits 10:8 - ADDR[2:0]: Address When ADDR is written, the consecutive operation will depend on the bus state: UNKNOWN: INTFLAG.MB and STATUS.BUSERR are set, and the operation is terminated. BUSY: The I<sup>2</sup>C master will await further operation until the bus becomes IDLE. IDLE: The I<sup>2</sup>C master will issue a start condition followed by the address written in ADDR. If the address is acknowledged, SCL is forced and held low, and STATUS.CLKHOLD and INTFLAG.MB are set. OWNER: A repeated start sequence will be performed. If the previous transaction was a read, the acknowledge action is sent before the repeated start bus condition is issued on the bus. Writing ADDR to issue a repeated start is performed while INTFLAG.MB or INTFLAG.SB is set. STATUS.BUSERR, STATUS.ARBLOST, INTFLAG.MB and INTFLAG.SB will be cleared when ADDR is written. The ADDR register can be read at any time without interfering with ongoing bus activity, as a read access does not trigger the master logic to perform any bus protocol related operations. The I<sup>2</sup>C master control logic uses bit 0 of ADDR as the bus protocol's read/write flag (R/W); 0 for write and 1 for read. #### 28.10.10 Data Name: DATA Offset: 0x18 Reset: 0x0000 Property: Write-Synchronized, Read-Synchronized # Bits 7:0 - DATA[7:0]: Data The master data register I/O location (DATA) provides access to the master transmit and receive data buffers. Reading valid data or writing data to be transmitted can be successfully done only when SCL is held low by the master (STATUS.CLKHOLD is set). An exception is reading the last data byte after the stop condition has been sent. Accessing DATA.DATA auto-triggers I<sup>2</sup>C bus operations. The operation performed depends on the state of CTRLB.ACKACT, CTRLB.SMEN and the type of access (read/write). Writing or reading DATA.DATA when not in smart mode does not require synchronization. ## 28.10.11 Debug Control Name: DBGCTRL Offset: 0x30 Reset: 0x00 Property: PAC Write-Protection ## Bit 0 - DBGSTOP: Debug Stop Mode This bit controls functionality when the CPU is halted by an external debugger. | Value | Description | | | | |-------|------------------------------------------------------------------------------------------|--|--|--| | 0 | The baud-rate generator continues normal operation when the CPU is halted by an external | | | | | | debugger. | | | | | 1 | The baud-rate generator is halted when the CPU is halted by an external debugger. | | | | # 29. TC - Timer/Counter ## 29.1 Overview The TC consists of a counter, a prescaler, compare/capture channels and control logic. The counter can be set to count events, or it can be configured to count clock pulses. The counter, together with the compare/capture channels, can be configured to timestamp input events, allowing capture of frequency and pulse width. It can also perform waveform generation, such as frequency generation and pulse-width modulation (PWM). # 29.2 Features - Selectable configuration - Up to five 16-bit Timer/Counters (TC) including one low-power TC, each configurable as: - 8-bit TC with two compare/capture channels - 16-bit TC with two compare/capture channels - 32-bit TC with two compare/capture channels, by using two TCs - · Waveform generation - Frequency generation - Single-slope pulse-width modulation - Input capture - Event capture - Frequency capture - Pulse-width capture - One input event - Interrupts/output events on: - Counter overflow/underflow - Compare match or capture - · Internal prescaler - Can be used with DMA and to trigger DMA transactions # 29.3 Block Diagram Figure 29-1. Timer/Counter Block Diagram # 29.4 Signal Description | Signal Name | Туре | Description | |-------------|----------------|-----------------| | WO[1:0] | Digital output | Waveform output | Refer to *I/O Multiplexing and Considerations* for details on the pin mapping for this peripheral. One signal can be mapped on several pins. ## **Related Links** I/O Multiplexing and Considerations # 29.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 29.5.1 I/O Lines In order to use the I/O lines of this peripheral, the I/O pins must be configured using the I/O Pin Controller (PORT). #### **Related Links** PORT - I/O Pin Controller #### 29.5.2 Power Management This peripheral can continue to operate in any sleep mode where its source clock is running. The interrupts can wake up the device from sleep modes. Events connected to the event system can trigger other operations in the system without exiting sleep modes. #### **Related Links** PM - Power Manager #### 29.5.3 Clocks The TC bus clock (CLK\_TCx\_APB, where x represents the specific TC instance number) can be enabled and disabled in the Power Manager, and the default state of CLK\_TCx\_APB can be found in the *Peripheral Clock Masking* section in "PM – Power Manager". The different TC instances are paired, even and odd, starting from TC3, and use the same generic clock, GCLK\_TCx. This means that the TC instances in a TC pair cannot be set up to use different GCLK\_TCx clocks. This generic clock is asynchronous to the user interface clock (CLK\_TCx\_APB). Due to this asynchronicity, accessing certain registers will require synchronization between the clock domains. Refer to Synchronization for further details. #### **Related Links** Peripheral Clock Masking #### 29.5.4 DMA The DMA request lines are connected to the DMA Controller (DMAC). In order to use DMA requests with this peripheral the DMAC must be configured first. Refer to *DMAC – Direct Memory Access Controller* for details. #### **Related Links** DMAC - Direct Memory Access Controller #### 29.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. In order to use interrupt requests of this peripheral, the Interrupt Controller (NVIC) must be configured first. Refer to *Nested Vector Interrupt Controller* for details. ## **Related Links** Nested Vector Interrupt Controller #### 29.5.6 Events The events of this peripheral are connected to the Event System. #### **Related Links** EVSYS - Event System #### 29.5.7 Debug Operation When the CPU is halted in debug mode, this peripheral will halt normal operation. This peripheral can be forced to continue operation during debugging - refer to the Debug Control (DBGCTRL) register for details. ## 29.5.8 Register Access Protection Registers with write-access can be optionally write-protected by the Peripheral Access Controller (PAC), except the following: - Interrupt Flag register (INTFLAG) - Status register (STATUS) - Read Request register (READREQ) - Count register (COUNT) - Period register (PER) - Compare/Capture Value registers (CCx) **Note:** Optional write-protection is indicated by the "PAC Write-Protection" property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. #### 29.5.9 Analog Connections Not applicable. # 29.6 Functional Description # 29.6.1 Principle of Operation The following definitions are used throughout the documentation: Table 29-1. Timer/Counter Definitions | Name | Description | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TOP | The counter reaches TOP when it becomes equal to the highest value in the count sequence. The TOP value can be the same as Period (PER) or the Compare Channel 0 (CC0) register value depending on the waveform generator mode in Waveform Output Operations. | | ZERO | The counter is ZERO when it contains all zeroes | | MAX | The counter reaches MAX when it contains all ones | | UPDATE | The timer/counter signals an update when it reaches ZERO or TOP, depending on the direction settings. | | Timer | The timer/counter clock control is handled by an internal source | | Name | Description | |---------|-------------------------------------------------------------------------| | Counter | The clock control is handled externally (e.g. counting external events) | | CC | For compare operations, the CC are referred to as "compare channels" | | | For capture operations, the CC are referred to as "capture channels." | The counter in the TC can either count events from the Event System, or clock ticks of the GCLK\_TCx clock, which may be divided by the prescaler. The counter value is passed to the CCx where it can be either compared to user-defined values or captured. The compare and capture registers (CCx) and counter register (COUNT) can be configured as 8-, 16- or 32-bit registers, with according MAX values. Mode settings determine the maximum range of the counter. In 8-bit mode, Period Value (PER) is also available. The counter range and the operating frequency determine the maximum time resolution achievable with the TC peripheral. The TC can be set to count up or down. Under normal operation, the counter value is continuously compared to the TOP or ZERO value to determine whether the counter has reached that value. On a comparison match the TC can request DMA transactions, or generate interrupts or events for the Event System. On a comparison match the TC can request DMA transactions, or generate interrupts or events for the Event System. In compare operation, the counter value is continuously compared to the values in the CCx registers. In case of a match the TC can request DMA transactions, or generate interrupts or events for the Event System. In waveform generator mode, these comparisons are used to set the waveform period or pulse width. Capture operation can be enabled to perform input signal period and pulse width measurements, or to capture selectable edges from an IO pin or internal event from Event System. # 29.6.2 Basic Operation #### 29.6.2.1 Initialization The following registers are enable-protected, meaning that they can only be written when the TC is disabled (CTRLA.ENABLE =0): Control A register (CTRLA), except the Run Standby (RUNSTDBY), Enable (ENABLE) and Software Reset (SWRST) bits Enable-protected bits in the CTRLA register can be written at the same time as CTRLA.ENABLE is written to '1', but not at the same time as CTRLA.ENABLE is written to '0'. Enable-protection is denoted by the "Enable-Protected" property in the register description. The following bits are enable-protected: Event Action bits in the Event Control register (EVCTRL.EVACT) Before enabling the TC, the peripheral must be configured by the following steps: - 1. Enable the TC bus clock (CLK TCx APB). - 2. Select 8-, 16- or 32-bit counter mode via the TC Mode bit group in the Control A register (CTRLA.MODE). The default mode is 16-bit. - 3. Select one wave generation operation in the Waveform Generation Operation bit group in the Control A register (CTRLA.WAVEGEN). - 4. If desired, the GCLK\_TCx clock can be prescaled via the Prescaler bit group in the Control A register (CTRLA.PRESCALER). - If the prescaler is used, select a prescaler synchronization operation via the Prescaler and Counter Synchronization bit group in the Control A register (CTRLA.PRESYNC). - 5. Select one-shot operation by writing a '1' to the One-Shot bit in the Control B Set register (CTRLBSET.ONESHOT). - 6. If desired, configure the counting direction 'down' (starting from the TOP value) by writing a '1' to the Counter Direction bit in the Control B register (CTRLBSET.DIR). - 7. For capture operation, enable the individual channels to capture in the Capture Channel x Enable bit group in the Control C register (CTRLC.CAPTEN). - 8. If desired, enable inversion of the waveform output or IO pin input signal for individual channels via the Waveform Output Invert Enable bit group in the Control C register (CTRLC.INVEN). #### 29.6.2.2 Enabling, Disabling and Resetting The TC is enabled by writing a '1' to the Enable bit in the Control A register (CTRLA.ENABLE). The TC is disbled by writing a zero to CTRLA.ENABLE. The TC is reset by writing a one to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the TC, except DBGCTRL, will be reset to their initial state, and the TC will be disabled. Refer to the CTRLA register for details. The TC should be disabled before the TC is reset in order to avoid undefined behavior. #### 29.6.2.3 Prescaler Selection The GCLK TCx is fed into the internal prescaler. The prescaler consists of a counter that counts up to the selected prescaler value, whereupon the output of the prescaler toggles. If the prescaler value is higher than one, the counter update condition can be optionally executed on the next GCLK\_TCx clock pulse or the next prescaled clock pulse. For further details, refer to Prescaler (CTRLA.PRESCALER) and Counter Synchronization (CTRLA.PRESYNC) description. Prescaler outputs from 1 to 1/1024 are available. For a complete list of available prescaler outputs, see the register description for the Prescaler bit group in the Control A register (CTRLA.PRESCALER). **Note:** When counting events, the prescaler is bypassed. The joint stream of prescaler ticks and event action ticks is called CLK\_TC\_CNT. Figure 29-2. Prescaler #### 29.6.2.4 Counter Mode The counter mode is selected by the Mode bit group in the Control A register (CTRLA.MODE). By default, the counter is enabled in the 16-bit counter resolution. Three counter resolutions are available: - COUNT8: The 8-bit TC has its own Period register (PER). This register is used to store the period value that can be used as the top value for waveform generation. - COUNT16: 16-bit is the default counter mode. There is no dedicated period register in this mode. - COUNT32: This mode is achieved by pairing two 16-bit TC peripherals. TC3 is paired with TC4, and TC5 is paired with TC6. TC7 does not support 32-bit resolution. When paired, the TC peripherals are configured using the registers of the even-numbered TC (TC4 or TC6 respectively). The odd-numbered partner (TC3 or TC5 respectively) will act as slave, and the Slave bit in the Status register (STATUS.SLAVE) will be set. The register values of a slave will not reflect the registers of the 32-bit counter. Writing to any of the slave registers will not affect the 32-bit counter. Normal access to the slave COUNT and CCx registers is not allowed. #### 29.6.2.5 Counter Operations The counter can be set to count up or down. When the counter is counting up and the top value is reached, the counter will wrap around to zero on the next clock cycle. When counting down, the counter will wrap around to the top value when zero is reached. In one-shot mode, the counter will stop counting after a wraparound occurs. The counting direction is set by the Direction bit in the Control B register (CTRLB.DIR). If this bit is zero the counter is counting up, and counting down if CTRLB.DIR=1. The counter will count up or down for each tick (clock or event) until it reaches TOP or ZERO. When it is counting up and TOP is reached, the counter will be set to zero at the next tick (overflow) and the Overflow Interrupt Flag in the Interrupt Flag Status and Clear register (INTFLAG.OVF) will be set. It is also possible to generate an event on overflow or underflow when the Overflow/Underflow Event Output Enable bit in the Event Control register (EVCTRL.OVFEO) is one. It is possible to change the counter value (by writing directly in the COUNT register) even when the counter is running. When starting the TC, the COUNT value will be either ZERO or TOP (depending on the counting direction set by CTRLBSET.DIR or CTRLBCLR.DIR), unless a different value has been written to it, or the TC has been stopped at a value other than ZERO. The write access has higher priority than count, clear, or reload. The direction of the counter can also be changed during normal operation. See also the figure below. Figure 29-3. Counter Operation #### **Stop Command and Event Action** A Stop command can be issued from software by using Command bits in the Control B Set register (CTRLBSET.CMD = 0x2, STOP). When a Stop is detected while the counter is running, the counter will be loaded with the starting value (ZERO or TOP, depending on direction set by CTRLBSET.DIR or CTRLBCLR.DIR). All waveforms are cleared and the Stop bit in the Status register is set (STATUS.STOP). # **Re-Trigger Command and Event Action** A re-trigger command can be issued from software by writing the Command bits in the Control B Set register (CTRLBSET.CMD = 0x1, RETRIGGER), or from event when a re-trigger event action is configured in the Event Control register (EVCTRL.EVACT = 0x1, RETRIGGER). When the command is detected during counting operation, the counter will be reloaded or cleared, depending on the counting direction (CTRLBSET.DIR or CTRLBCLR.DIR). When the re-trigger command is detected while the counter is stopped, the counter will resume counting from the current value in the COUNT register. **Note:** When a re-trigger event action is configured in the Event Action bits in the Event Control register (EVCTRL.EVACT=0x1, RETRIGGER), enabling the counter will not start the counter. The counter will start on the next incoming event and restart on corresponding following event. #### **Count Event Action** The TC can count events. When an event is received, the counter increases or decreases the value, depending on direction settings (CTRLBSET.DIR or CTRLBCLR.DIR). The count event action can be selected by the Event Action bit group in the Event Control register (EVCTRL.EVACT=0x2, COUNT). #### **Start Event Action** The TC can start counting operation on an event when previously stopped. In this configuration, the event has no effect if the counter is already counting. When the peripheral is enabled, the counter operation starts when the event is received or when a re-trigger software command is applied. The Start TC on Event action can be selected by the Event Action bit group in the Event Control register (EVCTRL.EVACT=0x3, START). #### 29.6.2.6 Compare Operations By default, the Compare/Capture channel is configured for compare operations. When using the TC and the Compare/Capture Value registers (CCx) for compare operations, the counter value is continuously compared to the values in the CCx registers. This can be used for timer or for waveform operation. #### **Waveform Output Operations** The compare channels can be used for waveform generation on output port pins. To make the waveform available on the connected pin, the following requirements must be fulfilled: - Choose a waveform generation mode in the Waveform Generation Operation bit in Waveform register (CTRLA.WAVEGEN). - 2. Optionally invert the waveform output by writing the corresponding Waveform Output Invert Enable bit in the Control C register (CTRLC.INVx). - 3. Configure the pins with the I/O Pin Controller. Refer to PORT I/O Pin Controller for details. The counter value is continuously compared with each CCx value. On a comparison match, the Match or Capture Channel x bit in the Interrupt Flag Status and Clear register (INTFLAG.MCx) will be set on the next zero-to-one transition of CLK\_TC\_CNT (see the next figure). An interrupt/and or event can be generated on comparison match when INTENSET.MCx=1 and/or EVCTRL.MCEOx=1. There are four waveform configurations for the Waveform Generation Operation bit group in the Control A register (CTRLA.WAVEGEN). This will influence how the waveform is generated and impose restrictions on the top value. The configurations are: - Normal frequency (NFRQ) - Match frequency (MFRQ) - Normal pulse-width modulation (NPWM) - Match pulse-width modulation (MPWM) When using NPWM or NFRQ configuration, the TOP will be determined by the counter resolution. In 8-bit counter mode, the Period register (PER) is used as TOP, and the TOP can be changed by writing to the PER register. In 16- and 32-bit counter mode, TOP is fixed to the maximum (MAX) value of the counter. #### **Related Links** #### PORT - I/O Pin Controller #### **Frequency Operation** #### **Normal Frequency Generation (NFRQ)** For Normal Frequency Generation, the period time (T) is controlled by the period register (PER) for 8-bit counter mode and MAX for 16- and 32-bit mode. The waveform generation output (WO[x]) is toggled on each compare match between COUNT and CCx, and the corresponding Match or Capture Channel x Interrupt Flag (INTFLAG.MCx) will be set. Figure 29-4. Normal Frequency Operation ## **Match Frequency Generation (MFRQ)** For Match Frequency Generation, the period time (T) is controlled by the CC0 register instead of PER or MAX. WO[0] toggles on each update condition. Figure 29-5. Match Frequency Operation #### **PWM Operation** # **Normal Pulse-Width Modulation Operation (NPWM)** NPWM uses single-slope PWM generation. For single-slope PWM generation, the period time (T) is controlled by the TOP value, and CCx controls the duty cycle of the generated waveform output. When up-counting, the WO[x] is set at start or compare match between the COUNT and TOP values, and cleared on compare match between COUNT and CCx register values. When down-counting, the WO[x] is cleared at start or compare match between the COUNT and ZERO values, and set on compare match between COUNT and CCx register values. The following equation calculates the exact resolution for a single-slope PWM (*R*<sub>PWM SS</sub>) waveform: $$R_{\text{PWM\_SS}} = \frac{\log(\text{TOP+1})}{\log(2)}$$ The PWM frequency ( $f_{PWM\_SS}$ ) depends on TOP value and the peripheral clock frequency ( $f_{GCLK\_TCC}$ ), and can be calculated by the following equation: $$f_{\text{PWM\_SS}} = \frac{f_{\text{GCLK\_TC}}}{N(\text{TOP+1})}$$ Where N represents the prescaler divider used (1, 2, 4, 8, 16, 64, 256, 1024). #### **Match Pulse-Width Modulation Operation (MPWM)** In MPWM, the output of WO[1] is depending on CC1 as shown in the figure below. On on every overflow/ underflow, a one-TC-clock-cycle negative pulse is put out on WO[0] (not shown in the figure). Figure 29-6. Match PWM Operation The table below shows the update counter and overflow event/interrupt generation conditions in different operation modes. Table 29-2. Counter Update and Overflow Event/interrupt Conditions in TC | Name | Operation | ТОР | Update | Output Waveform | | OVFIF/Event | | |------|------------------|-----|-----------|------------------------|-----------|-------------|------| | | | | | On Match | On Update | Up | Down | | NFRQ | Normal Frequency | PER | TOP/ ZERO | Toggle | Stable | TOP | ZERO | | MFRQ | Match Frequency | CC0 | TOP/ ZERO | Toggle | Stable | TOP | ZERO | | NPWM | Single-slope PWM | PER | TOP/ ZERO | See description above. | | TOP | ZERO | | MPWM | Single-slope PWM | CC0 | TOP/ ZERO | Toggle | Toggle | TOP | ZERO | #### **Changing the Top Value** The counter period is changed by writing a new TOP value to the Period register (PER or CC0, depending on the waveform generation mode). If a new TOP value is written when the counter value is close to zero and counting down, the counter can be reloaded with the previous TOP value, due to synchronization delays. Then, the counter will count one extra cycle before the new TOP value is used. COUNT and TOP are continuously compared, so when a new TOP value that is lower than current COUNT is written to TOP, COUNT will wrap before a compare match. A counter wraparound can occur in any operation mode when up-counting without buffering, see the figure below. Figure 29-7. Changing the Top value with Up-Counting Operation Figure 29-8. Changing the Top Value with Down-Counting Operation #### 29.6.2.7 Capture Operations To enable and use capture operations, the event line into the TC must be enabled using the TC Event Input bit in the Event Control register (EVCTRL.TCEI). The capture channels to be used must also be enabled in the Capture Channel x Enable bit group in the Control C register (CTRLC.CPTENx) before capture can be performed. To enable and use capture operations, the corresponding Capture Channel x Enable bit in the Control C register (CTRLC.CAPTENx) must be written to '1'. A capture trigger can be provided by asynchronous IO pin WO[x] for each capture channel or by a TC event. To enable the capture from the IO pin, the Capture On Pin x Enable bit in CTRLC register (CTRLC.COPENx) must be written to '1'. **Note:** The RETRIGGER, COUNT and START event actions are available only on an event from the Event System. #### **Event Capture Action** The compare/capture channels can be used as input capture channels to capture events from the Event System or from the corresponding IO pin, and give them a timestamp. The following figure shows four capture events for one capture channel. Figure 29-9. Input Capture Timing The TC can detect capture overflow of the input capture channels: When a new capture event is detected while the Capture Interrupt flag (INTFLAG.MCx) is still set, the new timestamp will not be stored and INTFLAG.ERR will be set. #### Period and Pulse-Width (PPW) Capture Action The TC can perform two input captures and restart the counter on one of the edges. This enables the TC to measure the pulse width and period and to characterize the frequency *f* and duty cycle of an input signal: $$f = \frac{1}{T}$$ dutyCycle = $\frac{t_p}{T}$ Selecting PWP (pulse-width, period) in the Event Action bit group in the Event Control register (EVCTRL.EVACT) enables the TC to perform one capture action on the rising edge and the other one on the falling edge. The period T will be captured into CC1 and the pulse width $t_p$ in CC0. EVCTRL.EVACT=PPW (period and pulse-width)offers identical functionality, but will capture T into CC0 and $t_p$ into CC1. The TC Event Input Invert Enable bit in the Event Control register (EVCTRL.TCINV) is used to select whether the wraparound should occur on the rising edge or the falling edge. If EVCTRL.TCINV=1, the wraparound will happen on the falling edge. To fully characterize the frequency and duty cycle of the input signal, activate capture on CC0 and CC1 by writing 0x3 to the Capture Channel x Enable bit group in the Control C register (CTRLC.CPTEN). When only one of these measurements is required, the second channel can be used for other purposes. The TC can detect capture overflow of the input capture channels: When a new capture event is detected while the Capture Interrupt flag (INTFLAG.MCx) is still set, the new timestamp will not be stored and INTFLAG.ERR will be set. Figure 29-10. PWP Capture #### 29.6.3 Additional Features ## 29.6.3.1 One-Shot Operation When one-shot is enabled, the counter automatically stops on the next counter overflow or underflow condition. When the counter is stopped, the Stop bit in the Status register (STATUS.STOP) is automatically set and the waveform outputs are set to zero. One-shot operation is enabled by writing a '1' to the One-Shot bit in the Control B Set register (CTRLBSET.ONESHOT), and disabled by writing a '1' to CTRLBCLR.ONESHOT. When enabled, the TC will count until an overflow or underflow occurs and stops counting operation. The one-shot operation can be restarted by a re-trigger software command, a re-trigger event, or a start event. When the counter restarts its operation, STATUS.STOP is automatically cleared. ## 29.6.4 DMA, Interrupts and Events Table 29-3. Module Request for TC | Condition | Interrupt request | Event output | Event input | DMA request | DMA request is cleared | |-------------------------------------------|-------------------|--------------|-------------|------------------|------------------------------------------------------------------------------------------------------------| | Overflow /<br>Underflow | YES | YES | | YES | Cleared on next clock cycle | | Channel<br>Compare<br>Match or<br>Capture | YES | YES | | YES <sup>1</sup> | For compare channel – Cleared on next clock cycle. For capture channel – cleared when CCx register is read | | Condition | Interrupt request | Event output | Event input | DMA request | DMA request is cleared | |-------------------------------------|-------------------|--------------|-------------|-------------|------------------------| | Capture<br>Overflow Error | YES | | | | | | Synchronizatio n Ready | YES | | | | | | Start Counter | | | YES | | | | Retrigger<br>Counter | | | YES | | | | Increment /<br>Decrement<br>counter | | | YES | | | | Simple Capture | | | YES | | | | Period Capture | | | YES | | | | Pulse Width<br>Capture | | | YES | | | Note: 1. Two DMA requests lines are available, one for each compare/capture channel. ## 29.6.4.1 DMA Operation The TC can generate the following DMA requests: - Overflow (OVF): the request is set when an update condition (overflow, underflow) is detected. The request is cleared on next clock cycle. - Channel Match or Capture (MCx): for a compare channel, the request is set on each compare match detection and cleared on next clock cycle. For a capture channel, the request is set when valid data is present in CCx register, and cleared when CCx register is read. When using the TC with the DMA OVF request, the new value will be transferred to the register after the update condition. This means that the value is updated after the DMA and synchronization delay, and if the COUNT value has reached the new value before PER or CCx is updated, a match will not happen. When using the TC with the DMA MCx request and updating CCx with a value that is lower than the current COUNT when down-counting, or higher than the current COUNT when up-counting, this value could cause a new compare match before the counter overflows. This will trigger the next DMA transfer, update CCx again, and the previous value is disregarded from the output signal WO[x]. ## 29.6.4.2 Interrupts The TC has the following interrupt sources: - Overflow/Underflow (OVF) - Match or Capture Channel x (MCx) - Capture Overflow Error (ERR) - Synchronization Ready (SYNCRDY) Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a '1' to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a '1' to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until either the interrupt flag is cleared, the interrupt is disabled, or the TC is reset. on how to clear interrupt flags. The TC has one common interrupt request line for all the interrupt sources. The user must read the INTFLAG register to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to *Nested Vector Interrupt Controller* for details. #### **Related Links** Nested Vector Interrupt Controller #### 29.6.4.3 Events The TC can generate the following output events: - Overflow/Underflow (OVF) - Match or Capture (MC) Writing a '1' to an Event Output bit in the Event Control register (EVCTRL.MCEOx) enables the corresponding output event. The output event is disabled by writing EVCTRL.MCEOx=0. One of the following event actions can be selected by the Event Action bit group in the Event Control register (EVCTRL.EVACT): - Start TC (START) - Re-trigger TC (RETRIGGER) - Increment or decrement counter (depends on counter direction) - Count on event (COUNT) - Capture Period (PPW and PWP) - Capture Pulse Width (PW) Writing a '1' to the TC Event Input bit in the Event Control register (EVCTRL.TCEI) enables input events to the TC. Writing a '0' to this bit disables input events to the TC. The TC requires only asynchronous event inputs. For further details on how configuring the asynchronous events, refer to EVSYS - Event System. #### Related Links EVSYS – Event System #### 29.6.5 Sleep Mode Operation The TC can be configured to operate in any sleep mode. To be able to run in standby, the RUNSTDBY bit in the Control A register (CTRLA.RUNSTDBY) must be written to one. The TC can wake up the device using interrupts from any sleep mode or perform actions through the Event System. #### 29.6.6 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. The following bits are synchronized when written: Software Reset bit in the Control A register (CTRLA.SWRST) • Enable bit in the Control A register (CTRLA.ENABLE) Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. The following registers are synchronized when written: - Control B Clear register (CTRLBCLR) - Control B Set register (CTRLBSET) - Control C register (CTRLC) - Count Value register (COUNT) - Period Value register (PERIOD) - Compare/Capture Value registers (CCx) Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. The following registers are synchronized when read: - Control B Clear register (CTRLBCLR) - Control B Set register (CTRLBSET) - Control C register (CTRLC) - Count Value register (COUNT) - Period Value register (PERIOD) - Compare/Capture Value registers (CCx) Required read-synchronization is denoted by the "Read-Synchronized" property in the register description. #### **Related Links** Register Synchronization # 29.7 Register Summary Table 29-4. Register Summary – 8-bit Mode | Offset | Name | Bit Pos. | | | | | | | | | |--------|----------|----------|-------|-----------|----------|-----------|----------|---------|-------------|--------| | 0x00 | OTDI A | 7:0 | WAVEO | | GEN[1:0] | | MOD | E[1:0] | ENABLE | SWRST | | 0x01 | CTRLA | 15:8 | | | PRESCS | SYNC[1:0] | RUNSTDBY | Р | RESCALER[2: | 0] | | 0x02 | DEADDEO | 7:0 | | ADDR[4:0] | | | | | | | | 0x03 | READREQ | 15:8 | RREQ | RCONT | | | | | | | | 0x04 | CTRLBCLR | 7:0 | СМІ | D[1:0] | | | | ONESHOT | | DIR | | 0x05 | CTRLBSET | 7:0 | СМІ | D[1:0] | | | | ONESHOT | | DIR | | 0x06 | CTRLC | 7:0 | | | CPTEN1 | CPTEN0 | | | INVEN1 | INVEN0 | | 0x07 | Reserved | | | | | | | | | | | 80x0 | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | 0x09 | Reserved | | | | | | | | | | | 0x0A | EVETDI | 7:0 | | | TCEI | TCINV | | | EVACT[2:0] | ' | | 0x0B | EVCTRL | 15:8 | | | MCEO1 | MCEO0 | | | | OVFEO | | 0x0C | INTENCLR | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0D | INTENSET | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0E | INTFLAG | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | Offset | Name | Bit Pos. | | | | | | | |--------|----------|----------|----------|--|-------|---------|--|--| | 0x0F | STATUS | 7:0 | SYNCBUSY | | SLAVE | STOP | | | | 0x10 | COUNT | 7:0 | | | COUN | NT[7:0] | | | | 0x11 | Reserved | | | | | | | | | 0x12 | Reserved | | | | | | | | | 0x13 | Reserved | | | | | | | | | 0x14 | PER | 7:0 | | | PER | R[7:0] | | | | 0x15 | Reserved | | | | | | | | | 0x16 | Reserved | | | | | | | | | 0x17 | Reserved | | | | | | | | | 0x18 | CC0 | 7:0 | | | CCI | [7:0] | | | | 0x19 | CC1 | 7:0 | | | CCI | [7:0] | | | | 0x1A | Reserved | | | | | | | | | 0x1B | Reserved | | | | | | | | | 0x1C | Reserved | | | | | | | | | 0x1D | Reserved | | | | | | | | | 0x1E | Reserved | | | | | | | | | 0x1F | Reserved | | | | | | | | Table 29-5. Register Summary – 16-bit Mode | Offset | Name | Bit Pos. | | | | | | | | | | |--------|----------|----------|----------|-------|----------|-----------|----------|-----------|-------------|--------|--| | 0x00 | OTDI A | 7:0 | | WAVE | GEN[1:0] | | MOD | E[1:0] | ENABLE | SWRST | | | 0x01 | CTRLA | 15:8 | | | PRESCS | SYNC[1:0] | RUNSTDBY | Р | RESCALER[2: | :0] | | | 0x02 | READREQ | 7:0 | | | | | | ADDR[4:0] | [4:0] | | | | 0x03 | READREQ | 15:8 | RREQ | RCONT | | | | | | | | | 0x04 | CTRLBCLR | 7:0 | CMD | [1:0] | | | | ONESHOT | | DIR | | | 0x05 | CTRLBSET | 7:0 | CMD | [1:0] | | | | ONESHOT | | DIR | | | 0x06 | CTRLC | 7:0 | | | CPTEN1 | CPTEN0 | | | INVEN1 | INVEN0 | | | 0x07 | Reserved | | | | | | | | | | | | 0x08 | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | | 0x09 | Reserved | | | | | | | | | | | | 0x0A | EVOTEL | 7:0 | | | TCEI | TCINV | | | EVACT[2:0] | | | | 0x0B | EVCTRL | 15:8 | | | MCEO1 | MCEO0 | | | | OVFEO | | | 0x0C | INTENCLR | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | | 0x0D | INTENSET | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | | 0x0E | INTFLAG | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | | 0x0F | STATUS | 7:0 | SYNCBUSY | | | SLAVE | STOP | | | | | | 0x10 | COUNT | 7:0 | | | | COU | NT[7:0] | | | | | | 0x11 | COUNT | 15:8 | | | | COU | NT[15:8] | | | | | | 0x12 | Reserved | | | | | | | | | | | | 0x13 | Reserved | | | | | | | | | | | | 0x14 | Reserved | | | | | | | | | | | | 0x15 | Reserved | | | | | | | | | | | | 0x16 | Reserved | | | | | | | | | | | | 0x17 | Reserved | | | | | | | | | | | | 0x18 | 000 | 7:0 | | | | CC | [7:0] | 1 | | | | | 0x19 | CC0 | 15:8 | | | | CC | [15:8] | | | | | | Offset | Name | Bit Pos. | | | | | | | | | |--------|----------|----------|----------|--|----|-------|--|--|--|--| | 0x1A | CC1 | 7:0 | · | | CC | [7:0] | | | | | | 0x1B | 001 | 15:8 | CC[15:8] | | | | | | | | | 0x1C | Reserved | | | | | | | | | | | 0x1D | Reserved | | | | | | | | | | | 0x1E | Reserved | | | | | | | | | | | 0x1F | Reserved | | | | | | | | | | Table 29-6. Register Summary – 32-bit Mode | Offset | Name | Bit Pos. | | | | | | | | | |--------|----------|----------|-----------|-----------|----------|-----------|-----------|-----------|----------------|--------| | 0x00 | OTPL A | 7:0 | | WAVE | GEN[1:0] | | MOD | E[1:0] | ENABLE | SWRST | | 0x01 | CTRLA | 15:8 | | PRESCS | | SYNC[1:0] | RUNSTDBY | | PRESCALER[2:0] | | | 0x02 | DEADDEO | 7:0 | | | | | | ADDR[4:0] | | | | 0x03 | READREQ | 15:8 | RREQ | RCONT | | | | | | | | 0x04 | CTRLBCLR | 7:0 | CME | D[1:0] | | | | ONESHOT | | DIR | | 0x05 | CTRLBSET | 7:0 | CME | D[1:0] | | | | ONESHOT | | DIR | | 0x06 | CTRLC | 7:0 | | | CPTEN1 | CPTEN0 | | | INVEN1 | INVEN0 | | 0x07 | Reserved | | | | | | | | | | | 0x08 | DBGCTRL | 7:0 | | | | | | | | DBGRUN | | 0x09 | Reserved | | | | | | | | | | | 0x0A | EVCTRL | 7:0 | | | TCEI | TCINV | | | EVACT[2:0] | | | 0x0B | EVCIRE | 15:8 | | | MCEO1 | MCEO0 | | | | OVFEO | | 0x0C | INTENCLR | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0D | INTENSET | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0E | INTFLAG | 7:0 | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | 0x0F | STATUS | 7:0 | SYNCBUSY | | | SLAVE | STOP | | | | | 0x10 | | 7:0 | | | | COU | NT[7:0] | | | | | 0x11 | COUNT | 15:8 | | | | COU | NT[15:8] | | | | | 0x12 | COUNT | 23:16 | | | | COUN | IT[23:16] | | | | | 0x13 | | 31:24 | | | | COUN | IT[31:24] | | | | | 0x14 | Reserved | | | | | | | | | | | 0x15 | Reserved | | | | | | | | | | | 0x16 | Reserved | | | | | | | | | | | 0x17 | Reserved | | | | | | | | | | | 0x18 | | 7:0 | | | | CC | [7:0] | | | | | 0x19 | CC0 | 15:8 | | | | CC | [15:8] | | | | | 0x1A | CCU | 23:16 | CC[23:16] | | | | | | | | | 0x1B | | 31:24 | | CC[31:24] | | | | | | | | 0x1C | | 7:0 | CC[7:0] | | | | | | | | | 0x1D | 001 | 15:8 | | | | CC | [15:8] | | | | | 0x1E | CC1 | 23:16 | | | | CC[ | 23:16] | | | | | 0x1F | | 31:24 | | | | CC[ | 31:24] | | | | # 29.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC write-protection is denoted by the "PAC Write-Protection" property in each individual register description. For details, refer to Register Access Protection Some registers are synchronized when read and/or written. Synchronization is denoted by the "Write-Synchronized" or the "Read-Synchronized" property in each individual register description. For details, refer to Synchronization. Some registers are enable-protected, meaning they can only be written when the peripheral is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. #### 29.8.1 Control A Name: CTRLA Offset: 0x00 **Reset:** 0x00000000 Property: PAC Write-Protection, Write-Synchronized, Enable-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|--------------|----------------|-----|----------|----------------|-----|-------| | | | | PRESCSYNC[1:0] | | RUNSTDBY | PRESCALER[2:0] | | | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | WAVEGEN[1:0] | | | MODE | MODE[1:0] | | SWRST | | Access | | R/W | R/W | | R/W | R/W | R/W | R/W | | Reset | | 0 | 0 | | 0 | 0 | 0 | 0 | ## Bits 13:12 - PRESCSYNC[1:0]: Prescaler and Counter Synchronization These bits select whether the counter should wrap around on the next GCLK\_TCx clock or the next prescaled GCLK\_TCx clock. It also makes it possible to reset the prescaler. These bits are not synchronized. | Value | Name | Description | |-------|--------|--------------------------------------------------------------------------------| | 0x0 | GCLK | Reload or reset the counter on next generic clock | | 0x1 | PRESC | Reload or reset the counter on next prescaler clock | | 0x2 | RESYNC | Reload or reset the counter on next generic clock. Reset the prescaler counter | | 0x3 | - | Reserved | #### Bit 11 – RUNSTDBY: Run in Standby This bit is used to keep the TC running in standby mode. This bit is not synchronized. | V | 'alue | Description | | |---|-------|-------------------------------------|--| | C | | The TC is halted in standby. | | | 1 | | The TC continues to run in standby. | | ## Bits 10:8 - PRESCALER[2:0]: Prescaler These bits select the counter prescaler factor. These bits are not synchronized. | Value | Name | Description | |-------|---------|-------------------------| | 0x0 | DIV1 | Prescaler: GCLK_TC | | 0x1 | DIV2 | Prescaler: GCLK_TC/2 | | 0x2 | DIV4 | Prescaler: GCLK_TC/4 | | 0x3 | DIV8 | Prescaler: GCLK_TC/8 | | 0x4 | DIV16 | Prescaler: GCLK_TC/16 | | 0x5 | DIV64 | Prescaler: GCLK_TC/64 | | 0x6 | DIV256 | Prescaler: GCLK_TC/256 | | 0x7 | DIV1024 | Prescaler: GCLK_TC/1024 | ## Bits 6:5 – WAVEGEN[1:0]: Waveform Generation Operation These bits select the waveform generation operation. They affect the top value, as shown in "Waveform Output Operations". It also controls whether frequency or PWM waveform generation should be used. How these modes differ can also be seen from "Waveform Output Operations". These bits are not synchronized. Table 29-7. Waveform Generation Operation | Value | Name | Operation | Top Value | Waveform<br>Output on<br>Match | Waveform<br>Output on<br>Wraparound | |-------|------|--------------------|-------------------------|-----------------------------------------------|-----------------------------------------------| | 0x0 | NFRQ | Normal frequency | PER <sup>(1)</sup> /Max | Toggle | No action | | 0x1 | MFRQ | Match<br>frequency | CC0 | Toggle | No action | | 0x2 | NPWM | Normal PWM | PER <sup>(1)</sup> /Max | Clear when counting up Set when counting down | Set when counting up Clear when counting down | | 0x3 | MPWM | Match PWM | CC0 | Clear when counting up Set when counting down | Set when counting up Clear when counting down | #### Note: 1. This depends on the TC mode. In 8-bit mode, the top value is the Period Value register (PER). In 16- and 32-bit mode it is the maximum value. # Bits 3:2 - MODE[1:0]: Timer Counter Mode These bits select the counter mode. These bits are not synchronized. | Value | Name | Description | |-------|---------|------------------------| | 0x0 | COUNT16 | Counter in 16-bit mode | | 0x1 | COUNT8 | Counter in 8-bit mode | | 0x2 | COUNT32 | Counter in 32-bit mode | | 0x3 | - | Reserved | #### Bit 1 - ENABLE: Enable Due to synchronization, there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRLA.ENABLE will read back immediately, and the ENABLE Synchronization Busy bit in the SYNCBUSY register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE will be cleared when the operation is complete. This bit is not enable protected. | V | alue | Description | | | | |---|------|-----------------------------|--|--|--| | 0 | | The peripheral is disabled. | | | | | 1 | | The peripheral is enabled. | | | | #### Bit 0 - SWRST: Software Reset Writing a '0' to this bit has no effect. Writing a '1' to this bit resets all registers in the TC, except DBGCTRL, to their initial state, and the TC will be disabled. Writing a '1' to CTRLA.SWRST will always take precedence; all other writes in the same write-operation will be discarded. Due to synchronization there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. This bit is not enable protected. | Value | Description | | |-------|--------------------------------------|--| | 0 | There is no reset operation ongoing. | | | 1 | The reset operation is ongoing. | | # 29.8.2 Read Request Name: READREQ Offset: 0x02 Reset: 0x0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------|-----------|----------------------|----------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RREQ | RCONT | | | | | | | | W | R/W | | | | | | <u> </u> | | 0 | 0 | | | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ADDR[4:0] | | | | | | | R/W | R/W | R/W | R/W | R/W | | | | | 0 | 0 | 0 | 0 | 0 | | | RREQ<br>W | RREQ RCONT W R/W 0 0 | RREQ RCONT W R/W 0 0 | RREQ RCONT W R/W 0 0 7 6 5 4 R/W | RREQ RCONT W R/W 0 0 7 6 5 4 3 R/W R/W | RREQ RCONT W R/W 0 0 7 6 5 4 3 2 ADDR[4:0] R/W R/W R/W | RREQ RCONT W R/W 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | ## Bit 15 - RREQ: Read Request Writing a zero to this bit has no effect. This bit will always read as zero. Writing a one to this bit requests synchronization of the register pointed to by the Address bit group (READREQ. ADDR) and sets the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY). #### Bit 14 - RCONT: Read Continuously When continuous synchronization is enabled, the register pointed to by the Address bit group (READREQ.ADDR) will be synchronized automatically every time the register is updated. | Value | Description | | |------------------------------------------|-----------------------------------------|--| | 0 | Continuous synchronization is disabled. | | | 1 Continuous synchronization is enabled. | | | ## Bits 4:0 - ADDR[4:0]: Address These bits select the offset of the register that needs read synchronization. In the TC, only COUNT and CCx are available for read synchronization. #### 29.8.3 Control B Clear This register allows the user to clear bits in the CTRLB register without doing a read-modify-write operation. Changes in this register will also be reflected in the Control B Set register (CTRLBSET). Name: CTRLBCLR **Offset:** 0x04 **Reset:** 0x00 Property: PAC Write-Protection, Read-Synchronized, Write-Synchronized #### Bits 7:6 - CMD[1:0]: Command These bits are used for software control of the TC. The commands are executed on the next prescaled GCLK\_TC clock cycle. When a command has been executed, the CMD bit group will be read back as zero. Writing 0x0 to these bits has no effect. Writing a '1' to any of these bits will clear the pending command. #### Table 29-8. Command | Value | Name | Description | |-------|-----------|-------------------------------------| | 0x0 | NONE | No action | | 0x1 | RETRIGGER | Force a start, restart or retrigger | | 0x2 | STOP | Force a stop | | 0x3 | - | Reserved | #### Bit 2 - ONESHOT: One-Shot on Counter This bit controls one-shot operation of the TC. Writing a '0' to this bit has no effect Writing a '1' to this bit will disable one-shot operation. | Value | Description | |-------|-----------------------------------------------------------------------------------| | 0 | The TC will wrap around and continue counting on an overflow/underflow condition. | | 1 | The TC will wrap around and stop on the next underflow/overflow condition. | #### Bit 0 - DIR: Counter Direction This bit is used to change the direction of the counter. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the bit and make the counter count up. | Value | Description | | |-------|------------------------------------------------------|--| | 0 | The timer/counter is counting up (incrementing). | | | 1 | 1 The timer/counter is counting down (decrementing). | | #### 29.8.4 Control B Set This register allows the user to set bits in the CTRLB register without doing a read-modify-write operation. Changes in this register will also be reflected in the Control B Clear register (CTRLBCLR). Name: CTRLBSET Offset: 0x05 Reset: 0x00 Property: PAC Write-Protection, Read-synchronized, Write-Synchronized #### Bits 7:6 - CMD[1:0]: Command These bits are used for software control of the TC. The commands are executed on the next prescaled GCLK\_TC clock cycle. When a command has been executed, the CMD bit group will be read back as zero. Writing 0x0 to these bits has no effect. Writing a '1' to any of these bits will clear the pending command. Table 29-9. Command | Value | Name | Description | |-------|-----------|-------------------------------------| | 0x0 | NONE | No action | | 0x1 | RETRIGGER | Force a start, restart or retrigger | | 0x2 | STOP | Force a stop | | 0x3 | - | Reserved | ## Bit 2 - ONESHOT: One-Shot on Counter This bit controls one-shot operation of the TC. Writing a '0' to this bit has no effect Writing a '1' to this bit will disable one-shot operation. | Value | Description | |-------|-----------------------------------------------------------------------------------| | 0 | The TC will wrap around and continue counting on an overflow/underflow condition. | | 1 | The TC will wrap around and stop on the next underflow/overflow condition. | #### Bit 0 - DIR: Counter Direction This bit is used to change the direction of the counter. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the bit and make the counter count up. | Value | Description | |-------|----------------------------------------------------| | 0 | The timer/counter is counting up (incrementing). | | 1 | The timer/counter is counting down (decrementing). | #### 29.8.5 Control C Name: CTRLC Offset: 0x06 Reset: 0x00 Property: PAC Write-Protection, Read-synchronized, Write-Synchronized # Bits 5,4 - CPTENx: Capture Channel x Enable These bits are used to select the capture or compare operation on channel x. Writing a '1' to CPTENx enables capture on channel x. Writing a '0' to CPTENx disables capture on channel x. ## Bits 1,0 – INVENx: Waveform Output x Inversion Enable These bits are used to select inversion on the output of channel x. Writing a '1' to INVENx inverts output from WO[x]. Writing a '0' to INVENx disables inversion of output from WO[x]. ## 29.8.6 Debug Control Name: DBGCTRL Offset: 0x08 Reset: 0x00 Property: PAC Write-Protection # Bit 0 - DBGRUN: Debug Run Mode This bit is not affected by a software reset, and should not be changed by software while the TC is enabled. | Va | lue | Description | |----|-----|----------------------------------------------------------------------------| | 0 | | The TC is halted when the device is halted in debug mode. | | 1 | | The TC continues normal operation when the device is halted in debug mode. | #### 29.8.7 Event Control Name: EVCTRL Offset: 0x0A Reset: 0x0000 Property: PAC Write-Protection, Enable-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|----|----|-------|-------|----|-----|------------|-------| | | | | MCEO1 | MCEO0 | | | | OVFEO | | Access | | | R/W | R/W | | | | R/W | | Reset | | | 0 | 0 | | | | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | TCEI | TCINV | | | EVACT[2:0] | | | Access | | | R/W | R/W | | R/W | R/W | R/W | | Reset | | | 0 | 0 | | 0 | 0 | 0 | ## Bits 13,12 - MCEOx: Match or Capture Channel x Event Output Enable [x = 1..0] These bits enable the generation of an event for every match or capture on channel x. | Value | Description | |-------|--------------------------------------------------------------------------------------| | 0 | Match/Capture event on channel x is disabled and will not be generated. | | 1 | Match/Capture event on channel x is enabled and will be generated for every compare/ | | | capture. | ## Bit 8 - OVFEO: Overflow/Underflow Event Output Enable This bit enables the Overflow/Underflow event. When enabled, an event will be generated when the counter overflows/underflows. | Value | Description | |-------|--------------------------------------------------------------------------------------------------| | 0 | Overflow/Underflow event is disabled and will not be generated. | | 1 | Overflow/Underflow event is enabled and will be generated for every counter overflow/ underflow. | ## Bit 5 - TCEI: TC Event Enable This bit is used to enable asynchronous input events to the TC. | Value | Description | |-------|-------------------------------| | 0 | Incoming events are disabled. | | 1 | Incoming events are enabled. | # Bit 4 – TCINV: TC Inverted Event Input Polarity This bit inverts the asynchronous input event source. | Value | Description | |-------|-------------------------------------| | 0 | Input event source is not inverted. | | 1 | Input event source is inverted. | # Bits 2:0 - EVACT[2:0]: Event Action These bits define the event action the TC will perform on an event. | Value | Name | Description | |-------|-----------|--------------------------------------------| | 0x0 | OFF | Event action disabled | | 0x1 | RETRIGGER | Start, restart or retrigger TC on event | | 0x2 | COUNT | Count on event | | 0x3 | START | Start TC on event | | 0x4 | - | Reserved | | 0x5 | PPW | Period captured in CC0, pulse width in CC1 | | 0x6 | PWP | Period captured in CC1, pulse width in CC0 | | 0x7 | - | Reserved | # 29.8.8 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR Offset: 0x0C Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-----|---------|---|-----|-----| | | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | Access | | | R/W | R/W | R/W | | R/W | R/W | | Reset | | | 0 | 0 | 0 | | 0 | 0 | # Bits 5,4 - MCx: Match or Capture Channel x Interrupt Enable [x = 1..0] Writing a '0' to these bits has no effect. Writing a '1' to MCx will clear the corresponding Match or Capture Channel x Interrupt Enable bit, which disables the Match or Capture Channel x interrupt. | ١ | /alue | Description | |---|-------|-------------------------------------------------------| | C | ) | The Match or Capture Channel x interrupt is disabled. | | 1 | | The Match or Capture Channel x interrupt is enabled. | #### Bit 3 – SYNCRDY: Synchronization Ready Interrupt Enable Writing a '0' to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Disable/Enable bit, which disables the Synchronization Ready interrupt. | Value | Description | |-------|--------------------------------------------------| | 0 | The Synchronization Ready interrupt is disabled. | | 1 | The Synchronization Ready interrupt is enabled. | ## Bit 1 - ERR: Error Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Error Interrupt Enable bit, which disables the Error interrupt. | Value | Description | |-------|----------------------------------| | 0 | The Error interrupt is disabled. | | 1 | The Error interrupt is enabled. | ## Bit 0 - OVF: Overflow Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Overflow Interrupt Enable bit, which disables the Overflow interrupt request. | Value | Description | |-------|-------------------------------------| | 0 | The Overflow interrupt is disabled. | | 1 | The Overflow interrupt is enabled. | ## 29.8.9 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET Offset: 0x0D Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-----|---------|---|-----|-----| | | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | Access | | | R/W | R/W | R/W | | R/W | R/W | | Reset | | | 0 | 0 | 0 | | 0 | 0 | #### Bits 5,4 - MCx: Match or Capture Channel x Interrupt Enable [x = 1..0] Writing a '0' to these bits has no effect. Writing a '1' to MCx will set the corresponding Match or Capture Channel x Interrupt Enable bit, which enables the Match or Capture Channel x interrupt. | Value | Description | |-------|-------------------------------------------------------| | 0 | The Match or Capture Channel x interrupt is disabled. | | 1 | The Match or Capture Channel x interrupt is enabled. | #### Bit 3 – SYNCRDY: Synchronization Ready Interrupt Enable Writing a '0' to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Disable/Enable bit, which disables the Synchronization Ready interrupt. | Value | Description | |-------|--------------------------------------------------| | 0 | The Synchronization Ready interrupt is disabled. | | 1 | The Synchronization Ready interrupt is enabled. | ## Bit 1 - ERR: Error Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Error Interrupt Enable bit, which enables the Error interrupt. | Value | Description | |-------|----------------------------------| | 0 | The Error interrupt is disabled. | | 1 | The Error interrupt is enabled. | ## Bit 0 - OVF: Overflow Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Overflow Interrupt Enable bit, which enables the Overflow interrupt request. | Value | Description | |-------|-------------------------------------| | 0 | The Overflow interrupt is disabled. | | 1 | The Overflow interrupt is enabled. | ## 29.8.10 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x0E Reset: 0x00 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-----|---------|---|-----|-----| | | | | MC1 | MC0 | SYNCRDY | | ERR | OVF | | Access | | | R/W | R/W | R/W | | R/W | R/W | | Reset | | | 0 | 0 | 0 | | 0 | 0 | ## Bits 5,4 - MCx: Match or Capture Channel x [x = 1..0] This flag is set on a comparison match, or when the corresponding CCx register contains a valid capture value. This flag is set on the next CLK\_TC\_CNT cycle, and will generate an interrupt request if the corresponding Match or Capture Channel x Interrupt Enable bit in the Interrupt Enable Set register (INTENSET.MCx) is '1'. Writing a '0' to one of these bits has no effect. Writing a '1' to one of these bits will clear the corresponding Match or Capture Channel x interrupt flag In capture operation, this flag is automatically cleared when CCx register is read. ## Bit 3 – SYNCRDY: Synchronization Ready Interrupt Enable Writing a '0' to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Disable/Enable bit, which disables the Synchronization Ready interrupt. | Value | Description | |-------|--------------------------------------------------| | 0 | The Synchronization Ready interrupt is disabled. | | 1 | The Synchronization Ready interrupt is enabled. | ## Bit 1 - ERR: Error Interrupt Flag This flag is set when a new capture occurs on a channel while the corresponding Match or Capture Channel x interrupt flag is set, in which case there is nowhere to store the new capture. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Error interrupt flag. ## Bit 0 - OVF: Overflow Interrupt Flag This flag is set on the next CLK\_TC\_CNT cycle after an overflow condition occurs, and will generate an interrupt request if INTENCLR.OVF or INTENSET.OVF is '1'. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Overflow interrupt flag. #### 29.8.11 Status Name: STATUS Offset: 0x0F Reset: 0x08 Property: - | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|-------|------|---|---|---| | | SYNCBUSY | | | SLAVE | STOP | | | | | Access | R | | | R | R | | | | | Reset | 0 | | | 0 | 1 | | | | ## Bit 7 – SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. #### Bit 4 - SLAVE: Slave Status Flag This bit is only available in 32-bit mode on the slave TC (i.e., TC1 and/or TC3). The bit is set when the associated master TC (TC0 and TC2, respectively) is set to run in 32-bit mode. ## Bit 3 - STOP: Stop Status Flag This bit is set when the TC is disabled, on a Stop command, or on an overflow/underflow condition when the One-Shot bit in the Control B Set register (CTRLBSET.ONESHOT) is '1'. | Value | Description | |-------|---------------------| | 0 | Counter is running. | | 1 | Counter is stopped. | ## 29.8.12 Counter Value ## 29.8.12.1 Counter Value, 8-bit Mode Name: COUNT Offset: 0x10 Reset: 0x00 ## 32-bit ARM-Based Microcontrollers Property: PAC Write-Protection, Write-Synchronized, Read-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------|------------|-----|-----|-----|-----|-----|-----|-----|--|--| | | COUNT[7:0] | | | | | | | | | | | Access | R/W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ## Bits 7:0 - COUNT[7:0]: Counter Value These bits contain the current counter value. ## 29.8.12.2 Counter Value, 16-bit Mode Name: COUNT Offset: 0x10 Reset: 0x00 Property: PAC Write-Protection, Write-Synchronized, Read-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | |--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--|--| | | COUNT[15:8] | | | | | | | | | | | | | | Access | R/W | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | COUNT[7:0] | | | | | | | | | | | | | | Access | R/W | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | ## Bits 15:0 - COUNT[15:0]: Counter Value These bits contain the current counter value. ## 29.8.12.3 Counter Value, 32-bit Mode Name: COUNT Offset: 0x10 Reset: 0x00 Property: PAC Write-Protection, Write-Synchronized, Read-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | | |--------|--------------|-----|-----|-------|---------|-----|-----|-----|--|--|--|--|--| | | COUNT[31:24] | | | | | | | | | | | | | | Access | R/W | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | COUNT | [23:16] | | | | | | | | | | Access | R/W | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | # 32-bit ARM-Based Microcontrollers | _ | | | | | | | | | | | | | |--------|-------------|-----|-----|------|---------|-----|-----|-----|--|--|--|--| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | COUNT[15:8] | | | | | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | COUN | IT[7:0] | | | | | | | | | Access | R/W | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | ## Bits 31:0 - COUNT[31:0]: Counter Value These bits contain the current counter value. ## 29.8.13 Period Value ## 29.8.13.1 Period Value, 8-bit Mode Name: PER Offset: 0x14 Reset: 0xFF Property: Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------|----------|-----|-----|-----|-----|-----|-----|-----|--|--|--| | | PER[7:0] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | ## Bits 7:0 - PER[7:0]: Period Value These bits hold the value of the Period Buffer register PERBUF. The value is copied to PER register on UPDATE condition. ## 29.8.14 Compare/Capture #### 29.8.14.1 Channel x Compare/Capture Value, 8-bit Mode Name: CCx **Offset:** 0x18+i\*0x1 [i=0..1] Reset: 0x00 Property: Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------|---------|-----|-----|-----|-----|-----|-----|-----|--|--|--| | | CC[7:0] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ## Bits 7:0 – CC[7:0]: Channel x Compare/Capture Value These bits contain the compare/capture value in 8-bit TC mode. In Match frequency (MFRQ) or Match PWM (MPWM) waveform operation (CTRLA.WAVEGEN), the CC0 register is used as a period register. ## 29.8.14.2 Channel x Compare/Capture Value, 16-bit Mode Name: CCx Offset: 0x18+i\*0x2 [i=0..1] **Reset:** 0x0000 Property: Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | |--------|-----|----------|-----|-----|------|-----|-----|-----|--|--|--|--|--| | | | CC[15:8] | | | | | | | | | | | | | Access | R/W | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | CCI | 7:0] | | | | | | | | | | Access | R/W | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | ## Bits 15:0 - CC[15:0]: Channel x Compare/Capture Value These bits contain the compare/capture value in 16-bit TC mode. In Match frequency (MFRQ) or Match PWM (MPWM) waveform operation (CTRLA.WAVEGEN), the CC0 register is used as a period register. ## 29.8.14.3 Channel x Compare/Capture Value, 32-bit Mode Name: CCx **Offset:** 0x18+i\*0x4 [i=0..1] **Reset:** 0x00000000 Property: Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |--------|-----------|-----|-----|------|-------|-----|-----|-----|--|--|--| | | | | | CC[3 | 1:24] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CC[23:16] | | | | | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | CC[ | 15:8] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | CCI | 7:0] | | | | | | | | Access | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ## Bits 31:0 – CC[31:0]: Channel x Compare/Capture Value These bits contain the compare/capture value in 32-bit TC mode. In Match frequency (MFRQ) or Match PWM (MPWM) waveform operation (CTRLA.WAVEGEN), the CC0 register is used as a period register. ## 30. TCC - Timer/Counter for Control Applications #### 30.1 Overview The device provides three instances of the Timer/Counter for Control applications (TCC) peripheral, TCC[2:0]. Each TCC instance consists of a counter, a prescaler, compare/capture channels and control logic. The counter can be set to count events or clock pulses. The counter together with the compare/capture channels can be configured to time stamp input events, allowing capture of frequency and pulse-width. It can also perform waveform generation such as frequency generation and pulse-width modulation. Waveform extensions are intended for motor control, ballast, LED, H-bridge, power converters, and other types of power control applications. They allow for low- and high-side output with optional dead-time insertion. Waveform extensions can also generate a synchronized bit pattern across the waveform output pins. The fault options enable fault protection for safe and deterministic handling, disabling and/or shut down of external drivers. Figure 30-1 shows all features in TCC. #### **Related Links** **TCC Configurations** ## 30.2 Features - Up to four compare/capture channels (CC) with: - Double buffered period setting - Double buffered compare or capture channel - Circular buffer on period and compare channel registers - Waveform generation: - Frequency generation - Single-slope pulse-width modulation (PWM) - Dual-slope pulse-width modulation with half-cycle reload capability - Input capture: - Event capture - Frequency capture - Pulse-width capture - Waveform extensions: - Configurable distribution of compare channels outputs across port pins - Low- and high-side output with programmable dead-time insertion - Waveform swap option with double buffer support - Pattern generation with double buffer support - Dithering support - Fault protection for safe disabling of drivers: - Two recoverable fault sources - Two non-recoverable fault sources - Debugger can be source of non-recoverable fault - Input events: - Two input events for counter - One input event for each channel - · Output events: - Three output events (Count, Re-Trigger and Overflow) available for counter - One Compare Match/Input Capture event output for each channel - Interrupts: - Overflow and Re-Trigger interrupt - Compare Match/Input Capture interrupt - Interrupt on fault detection - Can be used with DMA and can trigger DMA transactions ## 30.3 Block Diagram Figure 30-1. Timer/Counter for Control Applications - Block Diagram ## 30.4 Signal Description | Pin Name | Туре | Description | |-------------------|----------------|-----------------------------------| | TCCx/WO[0] | Digital output | Compare channel 0 waveform output | | TCCx/WO[1] | Digital output | Compare channel 1 waveform output | | | | | | TCCx/WO[WO_NUM-1] | Digital output | Compare channel n waveform output | Refer to *I/O Multiplexing and Considerations* for details on the pin mapping for this peripheral. One signal can be mapped on several pins. ## **Related Links** I/O Multiplexing and Considerations ## 30.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 30.5.1 I/O Lines In order to use the I/O lines of this peripheral, the I/O pins must be configured using the I/O Pin Controller (PORT). #### **Related Links** PORT: IO Pin Controller #### 30.5.2 Power Management This peripheral can continue to operate in any sleep mode where its source clock is running. The interrupts can wake up the device from sleep modes. Events connected to the event system can trigger other operations in the system without exiting sleep modes. #### 30.5.3 Clocks The TCC bus clock (CLK\_TCCx\_APB, with x instance number of the TCCx) is enabled by default, and can be enabled and disabled in the Power Manager. A generic clock (GCLK\_TCCx) is required to clock the TCC. This clock must be configured and enabled in the generic clock controller before using the TCC. Note that TCC0 and TCC1 share a peripheral clock generator. The generic clocks (GCLK\_TCCx) are asynchronous to the bus clock (CLK\_TCCx\_APB). Due to this asynchronicity, writing certain registers will require synchronization between the clock domains. Refer to Synchronization for further details. #### Related Links GCLK - Generic Clock Controller Peripheral Clock Masking #### 30.5.4 DMA The DMA request lines are connected to the DMA Controller (DMAC). In order to use DMA requests with this peripheral the DMAC must be configured first. Refer to *DMAC – Direct Memory Access Controller* for details. #### **Related Links** DMAC - Direct Memory Access Controller ## 30.5.5 Interrupts The interrupt request line is connected to the Interrupt Controller. In order to use interrupt requests of this peripheral, the Interrupt Controller (NVIC) must be configured first. Refer to *Nested Vector Interrupt Controller* for details. #### Related Links Nested Vector Interrupt Controller #### 30.5.6 Events The events of this peripheral are connected to the Event System. #### **Related Links** EVSYS - Event System #### 30.5.7 Debug Operation When the CPU is halted in debug mode, this peripheral will halt normal operation. This peripheral can be forced to continue operation during debugging - refer to the Debug Control (DBGCTRL) register for details. Refer to DBGCTRL register for details. ## 30.5.8 Register Access Protection Registers with write-access can be optionally write-protected by the Peripheral Access Controller (PAC), except the following: - Interrupt Flag register (INTFLAG) - Status register (STATUS) - Period and Period Buffer registers (PER, PERB) - Compare/Capture and Compare/Capture Buffer registers (CCx, CCBx) © 2017 Microchip Technology Inc. Datasheet Complete - Control Waveform register (WAVE) - Control Waveform Buffer register (WAVEB) - Pattern Generation Value and Pattern Generation Value Buffer registers (PATT, PATTB) **Note:** Optional write-protection is indicated by the "PAC Write-Protection" property in the register description. When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection does not apply for accesses through an external debugger. ## 30.5.9 Analog Connections Not applicable. ## 30.6 Functional Description ## 30.6.1 Principle of Operation The following definitions are used throughout the documentation: Table 30-1. Timer/Counter for Control Applications - Definitions | Name | Description | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TOP | The counter reaches TOP when it becomes equal to the highest value in the count sequence. The TOP value can be the same as Period (PER) or the Compare Channel 0 (CC0) register value depending on the waveform generator mode in Waveform Output Generation Operations. | | ZERO | The counter reaches ZERO when it contains all zeroes. | | MAX | The counter reaches maximum when it contains all ones. | | UPDATE | The timer/counter signals an update when it reaches ZERO or TOP, depending on the direction settings. | | Timer | The timer/counter clock control is handled by an internal source. | | Counter | The clock control is handled externally (e.g. counting external events). | | CC | For compare operations, the CC are referred to as "compare channels." For capture operations, the CC are referred to as "capture channels." | Each TCC instance has up to four compare/capture channels (CCx). The counter register (COUNT), period registers with buffer (PER and PERB), and compare and capture registers with buffers (CCx and CCBx) are 16- or 24-bit registers, depending on each TCC instance. Each buffer register has a buffer valid (BUFV) flag that indicates when the buffer contains a new value. Under normal operation, the counter value is continuously compared to the TOP or ZERO value to determine whether the counter has reached TOP or ZERO. In either case, the TCC can generate interrupt requests, request DMA transactions, or generate events for the Event System. In waveform generator mode, these comparisons are used to set the waveform period or pulse width. A prescaled generic clock (GCLK\_TCCx) and events from the event system can be used to control the counter. The event system is also used as a source to the input capture. ## 32-bit ARM-Based Microcontrollers The Recoverable Fault Unit enables event controlled waveforms by acting directly on the generated waveforms of the TCC compare channels output. These events can restart, halt the timer/counter period, shorten the output pulse active time, or disable waveform output as long as the fault condition is present. This can typically be used for current sensing regulation, and zero-crossing and demagnetization retriggering. The MCE0 and MCE1 event sources are shared with the Recoverable Fault Unit. Only asynchronous events are used internally when fault unit extension is enabled. For further details on how to configure asynchronous events routing, refer to EVSYS – Event System. Recoverable fault sources can be filtered and/or windowed to avoid false triggering, for example from I/O pin glitches, by using digital filtering, input blanking, and qualification options. See also Recoverable Faults. In addition, six optional independent and successive units primarily intended for use with different types of motor control, ballast, LED, H-bridge, power converter, and other types of power switching applications, are implemented in some of TCC instances. See also Figure 30-1. The output matrix (OTMX) can distribute and route out the TCC waveform outputs across the port pins in different configurations, each optimized for different application types. The Dead-Time Insertion (DTI) unit splits the four lower OTMX outputs into two non-overlapping signals: the non-inverted low side (LS) and inverted high side (HS) of the waveform output with optional dead-time insertion between LS and HS switching. The SWAP unit can swap the LS and HS pin outputs, and can be used for fast decay motor control. The pattern generation unit can be used to generate synchronized waveforms with constant logic level on TCC UPDATE conditions. This is useful for easy stepper motor and full bridge control. The non-recoverable fault module enables event controlled fault protection by acting directly on the generated waveforms of the timer/counter compare channel outputs. When a non-recoverable fault condition is detected, the output waveforms are forced to a safe and pre-configured value that is safe for the application. This is typically used for instant and predictable shut down and disabling high current or voltage drives. The count event sources (TCE0 and TCE1) are shared with the non-recoverable fault extension. The events can be optionally filtered. If the filter options are not used, the non-recoverable faults provide an immediate asynchronous action on waveform output, even for cases where the clock is not present. For further details on how to configure asynchronous events routing, refer to section *EVSYS – Event System*. #### **Related Links** EVSYS – Event System ## 30.6.2 Basic Operation #### 30.6.2.1 Initialization The following registers are enable-protected, meaning that they can only be written when the TCC is disabled(CTRLA.ENABLE=0): - Control A (CTRLA) register, except Run Standby (RUNSTDBY), Enable (ENABLE) and Software Reset (SWRST) bits - Recoverable Fault n Control registers (FCTRLA and FCTRLB) - Waveform Extension Control register (WEXCTRL) - Drive Control register (DRVCTRL) - Event Control register (EVCTRL) # 32-bit ARM-Based Microcontrollers Enable-protected bits in the CTRLA register can be written at the same time as CTRLA.ENABLE is written to '1', but not at the same time as CTRLA.ENABLE is written to '0'. Enable-protection is denoted by the "Enable-Protected" property in the register description. Before the TCC is enabled, it must be configured as outlined by the following steps: - 1. Enable the TCC bus clock (CLK\_TCCx\_APB). - 2. If Capture mode is required, enable the channel in capture mode by writing a '1' to the Capture Enable bit in the Control A register (CTRLA.CPTEN). Optionally, the following configurations can be set before enabling TCC: - 1. Select PRESCALER setting in the Control A register (CTRLA.PRESCALER). - Select Prescaler Synchronization setting in Control A register (CTRLA.PRESCSYNC). - 3. If down-counting operation is desired, write the Counter Direction bit in the Control B Set register (CTRLBSET.DIR) to '1'. - 4. Select the Waveform Generation operation in the WAVE register (WAVE.WAVEGEN). - 5. Select the Waveform Output Polarity in the WAVE register (WAVE.POL). - 6. The waveform output can be inverted for the individual channels using the Waveform Output Invert Enable bit group in the Driver register (DRVCTRL.INVEN). #### 30.6.2.2 Enabling, Disabling, and Resetting The TCC is enabled by writing a '1' to the Enable bit in the Control A register (CTRLA.ENABLE). The TCC is disabled by writing a zero to CTRLA.ENABLE. The TCC is reset by writing '1' to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the TCC, except DBGCTRL, will be reset to their initial state, and the TCC will be disabled. Refer to Control A (CTRLA) register for details. The TCC should be disabled before the TCC is reset to avoid undefined behavior. #### 30.6.2.3 Prescaler Selection The GCLK\_TCCx clock is fed into the internal prescaler. The prescaler consists of a counter that counts up to the selected prescaler value, whereupon the output of the prescaler toggles. If the prescaler value is higher than one, the counter update condition can be optionally executed on the next GCLK\_TCC clock pulse or the next prescaled clock pulse. For further details, refer to the Prescaler (CTRLA.PRESCALER) and Counter Synchronization (CTRLA.PRESYNC) descriptions. Prescaler outputs from 1 to 1/1024 are available. For a complete list of available prescaler outputs, see the register description for the Prescaler bit group in the Control A register (CTRLA.PRESCALER). **Note:** When counting events, the prescaler is bypassed. The joint stream of prescaler ticks and event action ticks is called CLK\_TCC\_COUNT. Figure 30-2. Prescaler #### 30.6.2.4 Counter Operation Depending on the mode of operation, the counter is cleared, reloaded, incremented, or decremented at each TCC clock input (CLK\_TCC\_COUNT). A counter clear or reload mark the end of current counter cycle and the start of a new one. The counting direction is set by the Direction bit in the Control B register (CTRLB.DIR). If the bit is zero, it's counting up and one if counting down. The counter will count up or down for each tick (clock or event) until it reaches TOP or ZERO. When it's counting up and TOP is reached, the counter will be set to zero at the next tick (overflow) and the Overflow Interrupt Flag in the Interrupt Flag Status and Clear register (INTFLAG.OVF) will be set. When down-counting, the counter is reloaded with the TOP value when ZERO is reached (underflow), and INTFLAG.OVF is set. INTFLAG.OVF can be used to trigger an interrupt, a DMA request, or an event. An overflow/underflow occurrence (i.e. a compare match with TOP/ZERO) will stop counting if the One-Shot bit in the Control B register is set (CTRLBSET.ONESHOT). Figure 30-3. Counter Operation It is possible to change the counter value (by writing directly in the COUNT register) even when the counter is running. The COUNT value will always be ZERO or TOP, depending on direction set by CTRLBSET.DIR or CTRLBCLR.DIR, when starting the TCC, unless a different value has been written to it, or the TCC has been stopped at a value other than ZERO. The write access has higher priority than count, clear, or reload. The direction of the counter can also be changed during normal operation. See also Figure 30-3. ## **Stop Command and Event Action** A stop command can be issued from software by using TCC Command bits in Control B Set register (CTRLBSET.CMD=0x2, STOP) or when the stop event action is configured in the Input Event Action 1 bits in Event Control register (EVCTRL.EVACT1=0x3, STOP). When a stop is detected while the counter is running, the counter will maintain its current value. If the waveform generation (WG) is used, all waveforms are set to a state defined in Non-Recoverable State x Output Enable bit and Non-Recoverable State x Output Value bit in the Driver Control register (DRVCTRL.NREx and DRVCTRL.NRVx), and the Stop bit in the Status register is set (STATUS.STOP). ## Re-Trigger Command and Event Action A re-trigger command can be issued from software by using TCC Command bits in Control B Set register (CTRLBSET.CMD=0x1, RETRIGGER), or from event when the re-trigger event action is configured in the Input Event 0/1 Action bits in Event Control register (EVCTRL.EVACTn=0x1, RETRIGGER). When the command is detected during counting operation, the counter will be reloaded or cleared, depending on the counting direction (CTRLBSET.DIR or CTRLBCLR.DIR). The Re-Trigger bit in the ## 32-bit ARM-Based Microcontrollers Interrupt Flag Status and Clear register will be set (INTFLAG.TRG). It is also possible to generate an event by writing a '1' to the Re-Trigger Event Output Enable bit in the Event Control register (EVCTRL.TRGEO). If the re-trigger command is detected when the counter is stopped, the counter will resume counting operation from the value in COUNT. #### Note: When a re-trigger event action is configured in the Event Action bits in the Event Control register (EVCTRL.EVACTn=0x1, RETRIGGER), enabling the counter will not start the counter. The counter will start on the next incoming event and restart on corresponding following event. #### **Start Event Action** The start action can be selected in the Event Control register (EVCTRL.EVACT0=0x3, START) and can start the counting operation when previously stopped. The event has no effect if the counter is already counting. When the module is enabled, the counter operation starts when the event is received or when a re-trigger software command is applied. #### Note: When a start event action is configured in the Event Action bits in the Event Control register (EVCTRL.EVACT0=0x3, START), enabling the counter will not start the counter. The counter will start on the next incoming event, but it will not restart on subsequent events. #### **Count Event Action** The TCC can count events. When an event is received, the counter increases or decreases the value, depending on direction settings (CTRLBSET.DIR or CTRLBCLR.DIR). The count event action is selected by the Event Action 0 bit group in the Event Control register (EVCTRL.EVACT0=0x5, COUNT). #### **Direction Event Action** The direction event action can be selected in the Event Control register (EVCTRL.EVACT1=0x2, DIR). When this event is used, the asynchronous event path specified in the event system must be configured or selected. The direction event action can be used to control the direction of the counter operation, depending on external events level. When received, the event level overrides the Direction settings (CTRLBSET.DIR or CTRLBCLR.DIR) and the direction bit value is updated accordingly. #### **Increment Event Action** The increment event action can be selected in the Event Control register (EVCTRL.EVACT0=0x4, INC) and can change the counter state when an event is received. When the TCE0 event (TCCx\_EV0) is received, the counter increments, whatever the direction setting (CTRLBSET.DIR or CTRLBCLR.DIR) is. #### **Decrement Event Action** The decrement event action can be selected in the Event Control register (EVCTRL.EVACT1=0x4, DEC) and can change the counter state when an event is received. When the TCE1 (TCCx\_EV1) event is received, the counter decrements, whatever the direction setting (CTRLBSET.DIR or CTRLBCLR.DIR) is. ## Non-recoverable Fault Event Action Non-recoverable fault actions can be selected in the Event Control register (EVCTRL.EVACTn=0x7, FAULT). When received, the counter will be stopped and the output of the compare channels is overridden according to the Driver Control register settings (DRVCTRL.NREx and DRVCTRL.NRVx). TCE0 and TCE1 must be configured as asynchronous events. #### **Event Action Off** ## 32-bit ARM-Based Microcontrollers If the event action is disabled (EVCTRL.EVACTn=0x0, OFF), enabling the counter will also start the counter. #### 30.6.2.5 Compare Operations By default, the Compare/Capture channel is configured for compare operations. To perform capture operations, it must be re-configured. When using the TCC with the Compare/Capture Value registers (CCx) for compare operations, the counter value is continuously compared to the values in the CCx registers. This can be used for timer or for waveform operation. The Channel x Compare/Capture Buffer Value (CCBx) registers provide double buffer capability. The double buffering synchronizes the update of the CCx register with the buffer value at the UPDATE condition or a force update command (CTRLBSET.CMD=0x3, UPDATE). For further details, refer to Double Buffering. The synchronization prevents the occurrence of odd-length, non-symmetrical pulses and ensures glitch-free output. #### **Waveform Output Generation Operations** The compare channels can be used for waveform generation on output port pins. To make the waveform available on the connected pin, the following requirements must be fulfilled: - 1. Choose a waveform generation mode in the Waveform Generation Operation bit in Waveform register (WAVE.WAVEGEN). - 2. Optionally invert the waveform output WO[x] by writing the corresponding Waveform Output x Inversion bit in the Driver Control register (DRVCTRL.INVENx). - 3. Configure the pins with the I/O Pin Controller. Refer to PORT I/O Pin Controller for details. The counter value is continuously compared with each CCx value. On a comparison match, the Match or Capture Channel x bit in the Interrupt Flag Status and Clear register (INTFLAG.MCx) will be set on the next zero-to-one transition of CLK\_TCC\_COUNT (see Normal Frequency Operation). An interrupt and/or event can be generated on the same condition if Match/Capture occurs, i.e. INTENSET.MCx and/or EVCTRL.MCEOx is '1'. Both interrupt and event can be generated simultaneously. The same condition generates a DMA request. There are seven waveform configurations for the Waveform Generation Operation bit group in the Waveform register (WAVE.WAVEGEN). This will influence how the waveform is generated and impose restrictions on the top value. The configurations are: - Normal Frequency (NFRQ) - Match Frequency (MFRQ) - Normal Pulse-Width Modulation (NPWM) - Dual-slope, interrupt/event at TOP (DSTOP) - Dual-slope, interrupt/event at ZERO (DSBOTTOM) - Dual-slope, interrupt/event at Top and ZERO (DSBOTH) - Dual-slope, critical interrupt/event at ZERO (DSCRITICAL) When using MFRQ configuration, the TOP value is defined by the CC0 register value. For the other waveform operations, the TOP value is defined by the Period (PER) register value. For dual-slope waveform operations, the update time occurs when the counter reaches ZERO. For the other waveforms generation modes, the update time occurs on counter wraparound, on overflow, underflow, or re-trigger. The table below shows the update counter and overflow event/interrupt generation conditions in different operation modes. Table 30-2. Counter Update and Overflow Event/interrupt Conditions | Name | Operation | ТОР | Update | Output Wav | eform | OVFIF/Event | | |------------|----------------------|-----|---------------------------|----------------------------|-----------|-------------|------| | | | | | On Match | On Update | Up | Down | | NFRQ | Normal<br>Frequency | PER | TOP/<br>ZERO | Toggle | Stable | TOP | ZERO | | MFRQ | Match<br>Frequency | CC0 | TOP/<br>ZERO | Toggle | Stable | ТОР | ZERO | | NPWM | Single-<br>slope PWM | PER | TOP/<br>ZERO | See section Polarity' belo | • | TOP | ZERO | | DSCRITICAL | Dual-slope<br>PWM | PER | ZERO | | | - | ZERO | | DSBOTTOM | Dual-slope<br>PWM | PER | ZERO | | | - | ZERO | | DSBOTH | Dual-slope<br>PWM | PER | TOP <sup>(1)</sup> & ZERO | | | TOP | ZERO | | DSTOP | Dual-slope<br>PWM | PER | ZERO | | | TOP | _ | 1. The UPDATE condition on TOP only will occur when circular buffer is enabled for the channel. #### **Related Links** Circular Buffer PORT: IO Pin Controller #### Normal Frequency (NFRQ) For Normal Frequency generation, the period time (T) is controlled by the period register (PER). The waveform generation output (WO[x]) is toggled on each compare match between COUNT and CCx, and the corresponding Match or Capture Channel x Interrupt Flag (EVCTRL.MCEOx) will be set. Figure 30-4. Normal Frequency Operation ## Match Frequency (MFRQ) For Match Frequency generation, the period time (T) is controlled by CC0 register instead of PER. WO[0] toggles on each update condition. Figure 30-5. Match Frequency Operation ## **Normal Pulse-Width Modulation (NPWM)** NPWM uses single-slope PWM generation. ## Single-Slope PWM Operation For single-slope PWM generation, the period time (T) is controlled by Top value, and CCx controls the duty cycle of the generated waveform output. When up-counting, the WO[x] is set at start or compare match between the COUNT and TOP values, and cleared on compare match between COUNT and CCx register values. When down-counting, the WO[x] is cleared at start or compare match between the COUNT and ZERO values, and set on compare match between COUNT and CCx register values. Figure 30-6. Single-Slope PWM Operation The following equation calculates the exact resolution for a single-slope PWM (R<sub>PWM SS</sub>) waveform: $$R_{\text{PWM\_SS}} = \frac{\log(\text{TOP+1})}{\log(2)}$$ The PWM frequency depends on the Period register value (PER) and the peripheral clock frequency ( $f_{GCLK-TCC}$ ), and can be calculated by the following equation: $$f_{\text{PWM\_SS}} = \frac{f_{\text{GCLK\_TCC}}}{N(\text{TOP+1})}$$ Where N represents the prescaler divider used (1, 2, 4, 8, 16, 64, 256, 1024). #### **Dual-Slope PWM Generation** For dual-slope PWM generation, the period setting (TOP) is controlled by PER, while CCx control the duty cycle of the generated waveform output. The figure below shows how the counter repeatedly counts from ZERO to PER and then from PER to ZERO. The waveform generator output is set on compare match when up-counting, and cleared on compare match when down-counting. An interrupt/event is generated on TOP and/or ZERO, depend of Dual slope. In DSBOTH operation, a second update time occurs on TOP when circular buffer is enabled. Figure 30-7. Dual-Slope Pulse Width Modulation Using dual-slope PWM results in a lower maximum operation frequency compared to single-slope PWM generation. The period (TOP) defines the PWM resolution. The minimum resolution is 1 bit (TOP=0x00000001). The following equation calculates the exact resolution for dual-slope PWM (R<sub>PWM DS</sub>): $$R_{\text{PWM\_DS}} = \frac{\log(\text{PER}+1)}{\log(2)}.$$ The PWM frequency $f_{\text{PWM\_DS}}$ depends on the period setting (TOP) and the peripheral clock frequency $f_{\text{GCLK TCC}}$ , and can be calculated by the following equation: $$f_{\text{PWM\_DS}} = \frac{f_{\text{GCLK\_TCC}}}{2N \cdot \text{PER}}$$ N represents the prescaler divider used. The waveform generated will have a maximum frequency of half of the TCC clock frequency ( $f_{GCLK\_TCC}$ ) when TOP is set to 0x00000001 and no prescaling is used. The pulse width ( $P_{\text{PWM\_DS}}$ ) depends on the compare channel (CCx) register value and the peripheral clock frequency ( $f_{\text{GCLK TCC}}$ ), and can be calculated by the following equation: $$P_{\text{PWM\_DS}} = \frac{2N \cdot (\text{TOP} - \text{CCx})}{f_{\text{GCLK\_TCC}}}$$ *N* represents the prescaler divider used. **Note:** In DSTOP, DSBOTTOM and DSBOTH operation, when TOP is lower than MAX/2, the CCx MSB bit defines the ramp on which the CCx Match interrupt or event is generated. (Rising if CCx[MSB]=0, falling if CCx[MSB]=1.) ## **Related Links** Circular Buffer # Dual-Slope Critical PWM Generation ## **Dual-Slope Critical PWM Generation** Critical mode generation allows generation of non-aligned centered pulses. In this mode, the period time is controlled by PER while CCx control the generated waveform output edge during up-counting and CC(x+CC\_NUM/2) control the generated waveform output edge during down-counting. Period (T) "reload" update "match" TOP ZERO WO[x] Figure 30-8. Dual-Slope Critical Pulse Width Modulation (N=CC\_NUM) #### **Output Polarity** The polarity (WAVE.POLx) is available in all waveform output generation. In single-slope and dual-slope PWM operation, it is possible to invert the pulse edge alignment individually on start or end of a PWM cycle for each compare channels. The table below shows the waveform output set/clear conditions, depending on the settings of timer/counter, direction, and polarity. Table 30-3. Waveform Generation Set/Clear Conditions | Waveform Generation operation | DIR | POLx | Waveform Generation Output Update | | | | | |-------------------------------|-----|------|---------------------------------------------|---------------------------------------------|--|--|--| | | | | Set | Clear | | | | | Single-Slope PWM | 0 | 0 | Timer/counter matches TOP | Timer/counter matches CCx | | | | | | | 1 | Timer/counter matches CC | Timer/counter matches TOP | | | | | | 1 | 0 | Timer/counter matches CC | Timer/counter matches ZERO | | | | | | | 1 | Timer/counter matches ZERO | Timer/counter matches CC | | | | | Dual-Slope PWM | x | 0 | Timer/counter matches CC when counting up | Timer/counter matches CC when counting down | | | | | | | 1 | Timer/counter matches CC when counting down | Timer/counter matches CC when counting up | | | | In Normal and Match Frequency, the WAVE.POLx value represents the initial state of the waveform output. ## 30.6.2.6 Double Buffering The Pattern (PATT), Waveform (WAVE), Period (PER) and Compare Channels (CCx) registers are all double buffered. Each buffer register has a buffer valid (PATTBV, WAVEBV, PERBV or CCBVx) bit in the STATUS register, which indicates that the buffer register contains a valid value that can be copied into the corresponding register. When the buffer valid flag bit in the STATUS register is '1' and the Lock Update bit in the CTRLB register is set to '0', (writing CTRLBCLR.LUPD to '1'), double buffering is enabled: the data from buffer registers will be copied into the corresponding register under hardware UPDATE conditions, then the buffer valid flags bit in the STATUS register are automatically cleared by hardware. Note: Software update command (CTRLBSET.CMD=0x3) act independently of LUPD value. A compare register is double buffered as in the following figure. ## Figure 30-9. Compare Channel Double Buffering Both the registers (PATT/WAVE/PER/CCx) and corresponding buffer registers are available in the I/O register map, and the double buffering feature is not mandatory. The double buffering is disabled by writing a '1' to CTRLSET.LUPD. **Note:** In NFRQ, MFRQ or PWM down-counting counter mode (CTRLBSET.DIR=1), when double buffering is enabled (CTRLBCLR.LUPD=1), PERB register is continuously copied into the PER independently of update conditions. ## **Changing the Period** The counter period can be changed by writing a new Top value to the Period register (PER or CC0, depending on the waveform generation mode), any period update on registers (PER or CCx) is effective after the synchronization delay, whatever double buffering enabling is. Figure 30-10. Unbuffered Single-Slope Up-Counting Operation Figure 30-11. Unbuffered Single-Slope Down-Counting Operation A counter wraparound can occur in any operation mode when up-counting without buffering, see Figure 30-10. COUNT and TOP are continuously compared, so when a new value that is lower than the current COUNT is written to TOP, COUNT will wrap before a compare match. Figure 30-12. Unbuffered Dual-Slope Operation When double buffering is used, the buffer can be written at any time and the counter will still maintain correct operation. The period register is always updated on the update condition, as shown in Figure 30-13. This prevents wraparound and the generation of odd waveforms. Figure 30-13. Changing the Period Using Buffering ## 30.6.2.7 Capture Operations To enable and use capture operations, the Match or Capture Channel x Event Input Enable bit in the Event Control register (EVCTRL.MCEIx) must be written to '1'. The capture channels to be used must also be enabled in the Capture Channel x Enable bit in the Control A register (CTRLA.CPTENx) before capturing can be performed. ## **Event Capture Action** The compare/capture channels can be used as input capture channels to capture events from the Event System, and give them a timestamp. The following figure shows four capture events for one capture channel. Figure 30-14. Input Capture Timing For input capture, the buffer register and the corresponding CCx act like a FIFO. When CCx is empty or read, any content in CCBx is transferred to CCx. The buffer valid flag is passed to set the CCx interrupt flag (IF) and generate the optional interrupt, event or DMA request. CCBx register value can't be read, all captured data must be read from CCx register. ## Figure 30-15. Capture Double Buffering The TCC can detect capture overflow of the input capture channels: When a new capture event is detected while the Capture Buffer Valid flag (STATUS.CCBV) is still set, the new timestamp will not be stored and INTFLAG.ERR will be set. ## Period and Pulse-Width (PPW) Capture Action The TCC can perform two input captures and restart the counter on one of the edges. This enables the TCC to measure the pulse-width and period and to characterize the frequency *f* and *dutyCycle* of an input signal: $$f = \frac{1}{T}$$ , $dutyCycle = \frac{t_p}{T}$ Figure 30-16. PWP Capture Selecting PWP or PPW in the Timer/Counter Event Input 1 Action bit group in the Event Control register (EVCTRL.EVACT1) enables the TCC to perform one capture action on the rising edge and the other one on the falling edge. When using PPW (period and pulse-width) event action, period T will be captured into CC0 and the pulse-width $t_p$ into CC1. The PWP (Pulse-width and Period) event action offers the same functionality, but T will be captured into CC1 and $t_p$ into CC0. The Timer/Counter Event x Invert Enable bit in Event Control register (EVCTRL.TCEINVx) is used for event source x to select whether the wraparound should occur on the rising edge or the falling edge. If EVCTRL.TCEINVx=1, the wraparound will happen on the falling edge. The corresponding capture is done only if the channel is enabled in capture mode (CTRLA.CPTENx=1). If not, the capture action will be ignored and the channel will be enabled in compare mode of operation. When only one of these channel is required, the other channel can be used for other purposes. The TCC can detect capture overflow of the input capture channels: When a new capture event is detected while the INTFLAG.MCx is still set, the new timestamp will not be stored and INTFLAG.ERR will be set. **Note:** When up-counting (CTRLBSET.DIR=0), counter values lower than 1 cannot be captured in Capture Minimum mode (FCTRLn.CAPTURE=CAPTMIN). To capture the full range including value 0, the TCC must be configured in down-counting mode (CTRLBSET.DIR=0). **Note:** In dual-slope PWM operation, and when TOP is lower than MAX/2, the CCx MSB captures the CTRLB.DIR state to identify the ramp on which the capture has been done. For rising ramps CCx[MSB] is zero, for falling ramps CCx[MSB]=1. #### 30.6.3 **Additional Features** #### 30.6.3.1 One-Shot Operation When one-shot is enabled, the counter automatically stops on the next counter overflow or underflow condition. When the counter is stopped, the Stop bit in the Status register (STATUS.STOP) is set and the waveform outputs are set to the value defined by DRVCTRL.NREx and DRVCTRL.NRVx. One-shot operation can be enabled by writing a '1' to the One-Shot bit in the Control B Set register (CTRLBSET.ONESHOT) and disabled by writing a '1' to CTRLBCLR.ONESHOT. When enabled, the TCC will count until an overflow or underflow occurs and stop counting. The one-shot operation can be restarted by a re-trigger software command, a re-trigger event or a start event. When the counter restarts its operation, STATUS.STOP is automatically cleared. #### 30.6.3.2 Circular Buffer The Period register (PER) and the compare channels register (CC0 to CC3) support circular buffer operation. When circular buffer operation is enabled, the PER or CCx values are copied into the corresponding buffer registers at each update condition. Circular buffering is dedicated to RAMP2, RAMP2A, and DSBOTH operations. ## Figure 30-17. Circular Buffer on Channel 0 ## 30.6.3.3 Dithering Operation The TCC supports dithering on Pulse-width or Period on a 16, 32 or 64 PWM cycles frame. Dithering consists in adding some extra clocks cycles in a frame of several PWM cycles, and can improve the accuracy of the average output pulse width and period. The extra clock cycles are added on some of the compare match signals, one at a time, through a "blue noise" process that minimizes the flickering on the resulting dither patterns. Dithering is enabled by writing the corresponding configuration in the Enhanced Resolution bits in CTRLA register (CTRLA.RESOLUTION): - DITH4 enable dithering every 16 PWM frames - DITH5 enable dithering every 32 PWM frames - DITH6 enable dithering every 64 PWM frames The DITHERCY bits of COUNT, PER and CCx define the number of extra cycles to add into the frame (DITHERCY bits from the respective COUNT, PER or CCx registers). The remaining bits of COUNT, PER, CCx define the compare value itself. The pseudo code, giving the extra cycles insertion regarding the cycle is: ``` int extra_cycle(resolution, dithercy, cycle){ int MASK; int value switch (resolution) { DITH4: MASK = 0 \times 0 f; DITH5: MASK = 0 \times 1 f; DITH6: MASK = 0x3f; value = cycle * dithercy; if (((MASK & value) + dithercy) > MASK) return 1: return 0; ``` ## **Dithering on Period** Writing DITHERCY in PER will lead to an average PWM period configured by the following formulas. DITH4 mode: $$PwmPeriod = \left(\frac{\text{DITHERCY}}{16} + \text{PER}\right) \left(\frac{1}{f_{\text{GCLK\_TCC}}}\right)$$ **Note:** If DITH4 mode is enabled, the last 4 significant bits from PER/CCx or COUNT register correspond to the DITHERCY value, rest of the bits corresponds to PER/CCx or COUNT value. DITH5 mode: $$PwmPeriod = \left(\frac{\text{DITHERCY}}{32} + \text{PER}\right) \left(\frac{1}{f_{\text{GCLK\_TCC}}}\right)$$ DITH6 mode: $$PwmPeriod = \left(\frac{\text{DITHERCY}}{64} + \text{PER}\right) \left(\frac{1}{f_{\text{GCLK\_TCC}}}\right)$$ ## **Dithering on Pulse Width** Writing DITHERCY in CCx will lead to an average PWM pulse width configured by the following formula. DITH4 mode: $$PwmPulseWidth = \left(\frac{\text{DITHERCY}}{16} + \text{CCx}\right) \left(\frac{1}{f_{\text{GCLK\_TCC}}}\right)$$ DITH5 mode: $$PwmPulseWidth = \left(\frac{\text{DITHERCY}}{32} + \text{CCx}\right) \left(\frac{1}{f_{\text{GCLK\_TCC}}}\right)$$ DITH6 mode: $$PwmPulseWidth = \left(\frac{\text{DITHERCY}}{64} + \text{CCx}\right) \left(\frac{1}{f_{\text{GCLK\_TCC}}}\right)$$ **Note:** The PWM period will remain static in this case. #### 30.6.3.4 Ramp Operations Three ramp operation modes are supported. All of them require the timer/counter running in single-slope PWM generation. The ramp mode is selected by writing to the Ramp Mode bits in the Waveform Control register (WAVE.RAMP). #### **RAMP1 Operation** This is the default PWM operation, described in Single-Slope PWM Generation. ## **RAMP2 Operation** These operation modes are dedicated for power factor correction (PFC), Half-Bridge and Push-Pull SMPS topologies, where two consecutive timer/counter cycles are interleaved, see Figure 30-18. In cycle A, odd channel output is disabled, and in cycle B, even channel output is disabled. The ramp index changes after each update, but can be software modified using the Ramp index command bits in Control B Set register (CTRLBSET.IDXCMD). ## Standard RAMP2 (RAMP2) Operation Ramp A and B periods are controlled by the PER register value. The PER value can be different on each ramp by the Circular Period buffer option in the Wave register (WAVE.CIPEREN=1). This mode uses a two-channel TCC to generate two output signals, or one output signal with another CC channel enabled in capture mode. Figure 30-18. RAMP2 Standard Operation ## Alternate RAMP2 (RAMP2A) Operation Alternate RAMP2 operation is similar to RAMP2, but CC0 controls both WO[0] and WO[1] waveforms when the corresponding circular buffer option is enabled (CIPEREN=1). The waveform polarity is the same on both outputs. Channel 1 can be used in capture mode. Figure 30-19. RAMP2 Alternate Operation #### Critical RAMP2 (RAMP2C) Operation Critical RAMP2 operation provides a way to cover RAMP2 operation requirements without the update constraint associated to the use of circular buffers. In this mode, CC0 is controlling the period of ramp A and PER is controlling the period of ramp B. When using more than two channels, WO[0] output is controlled by CC2 (HIGH) and CC0 (LOW). On TCC with 2 channels, a pulse on WO[0] will last the entire period of ramp A, if WAVE.POL0=0. "clear" update Ramp "match" Retrigger on **FaultA** COUNT CC2 **ZERO** WO[0] POL2 = 1Keep on FaultB WO[1] **POL1 = 1** FaultA input FaultB input Figure 30-20. RAMP2 Critical Operation With More Than 2 Channels Figure 30-21. RAMP2 Critical Operation With 2 Channels #### 30.6.3.5 Recoverable Faults Recoverable faults can restart or halt the timer/counter. Two faults, called Fault A and Fault B, can trigger recoverable fault actions on the compare channels CC0 and CC1 of the TCC. The compare channels' outputs can be clamped to inactive state either as long as the fault condition is present, or from the first valid fault condition detection on until the end of the timer/counter cycle. ## **Fault Inputs** The first two channel input events (TCCxMC0 and TCCxMC1) can be used as Fault A and Fault B inputs, respectively. Event system channels connected to these fault inputs must be configured as asynchronous. The TCC must work in a PWM mode. ## **Fault Filtering** There are three filters available for each input Fault A and Fault B. They are configured by the corresponding Recoverable Fault n Configuration registers (FCTRLA and FCTRLB). The three filters can either be used independently or in any combination. # Input Filtering By default, the event detection is asynchronous. When the event occurs, the fault system will immediately and asynchronously perform the selected fault action on the compare channel output, also in device power modes where the clock is not available. To avoid false fault detection on external events (e.g. due to a glitch on an I/O port) a digital filter can be enabled and configured by the Fault B Filter Value bits in the Fault n Configuration registers (FCTRLn.FILTERVAL). If the event width is less than FILTERVAL (in clock cycles), the event will be discarded. A valid event will be delayed by FILTERVAL clock cycles. ## Fault Blanking This ignores any fault input for a certain time just after a selected waveform output edge. This can be used to prevent false fault triggering due to signal bouncing, as shown in the figure below. Blanking can be enabled by writing an edge triggering configuration to the Fault n Blanking Mode bits in the Recoverable Fault n Configuration register (FCTRLn.BLANK). The desired duration of the blanking must be written to the Fault n Blanking Time bits (FCTRLn.BLANKVAL). The blanking time $t_b$ is calculated by $$t_b = \frac{1 + \text{BLANKVAL}}{f_{\text{GCLK\_TCCx\_PRESC}}}$$ Here, $f_{\rm GCLK\_TCCx\_PRESC}$ is the frequency of the prescaled peripheral clock frequency $f_{\rm GCLK\_TCCx}$ . The maximum blanking time (FCTRLn.BLANKVAL= 255) at $f_{\rm GCLK\_TCCx}$ =96MHz is 2.67 $\mu$ s (no prescaler) or 170 $\mu$ s (prescaling). For $f_{\rm GCLK\_TCCx}$ =1MHz, the maximum blanking time is either 170 $\mu$ s (no prescaling) or 10.9ms (prescaling enabled). Figure 30-22. Fault Blanking in RAMP1 Operation with Inverted Polarity # Fault Qualification This is enabled by writing a '1' to the Fault n Qualification bit in the Recoverable Fault n Configuration register (FCTRLn.QUAL). When the recoverable fault qualification is enabled (FCTRLn.QUAL=1), the fault input is disabled all the time the corresponding channel output has an inactive level, as shown in the figures below. Figure 30-23. Fault Qualification in RAMP1 Operation Figure 30-24. Fault Qualification in RAMP2 Operation with Inverted Polarity ## **Fault Actions** Different fault actions can be configured individually for Fault A and Fault B. Most fault actions are not mutually exclusive; hence two or more actions can be enabled at the same time to achieve a result that is a combination of fault actions. Keep Action This is enabled by writing the Fault n Keeper bit in the Recoverable Fault n Configuration register (FCTRLn.KEEP) to '1'. When enabled, the corresponding channel output will be clamped to zero as long as the fault condition is present. The clamp will be released on the start of the first cycle after the fault condition is no longer present, see next Figure. Figure 30-25. Waveform Generation with Fault Qualification and Keep Action # Restart Action This is enabled by writing the Fault n Restart bit in Recoverable Fault n Configuration register (FCTRLn.RESTART) to '1'. When enabled, the timer/counter will be restarted as soon as the corresponding fault condition is present. The ongoing cycle is stopped and the timer/counter starts a new cycle, see Figure 30-26. In Ramp 1 mode, when the new cycle starts, the compare outputs will be clamped to inactive level as long as the fault condition is present. **Note:** For RAMP2 operation, when a new timer/counter cycle starts the cycle index will change automatically, see Figure 30-27. Fault A and Fault B are qualified only during the cycle A and cycle B respectively: Fault A is disabled during cycle B, and Fault B is disabled during cycle A. Figure 30-26. Waveform Generation in RAMP1 mode with Restart Action Figure 30-27. Waveform Generation in RAMP2 mode with Restart Action # Capture Action Several capture actions can be selected by writing the Fault n Capture Action bits in the Fault n Control register (FCTRLn.CAPTURE). When one of the capture operations is selected, the counter value is captured when the fault occurs. These capture operations are available: CAPT - the equivalent to a standard capture operation, for further details refer to Capture Operations ## 32-bit ARM-Based Microcontrollers - CAPTMIN gets the minimum time stamped value: on each new local minimum captured value, an event or interrupt is issued. - CAPTMAX gets the maximum time stamped value: on each new local maximum captured value, an event or interrupt (IT) is issued, see Figure 30-28. - LOCMIN notifies by event or interrupt when a local minimum captured value is detected. - LOCMAX notifies by event or interrupt when a local maximum captured value is detected. - DERIV0 notifies by event or interrupt when a local extreme captured value is detected, see Figure 30-29. #### CCx Content: In CAPTMIN and CAPTMAX operations, CCx keeps the respective extremum captured values, see Figure 30-28. In LOCMIN, LOCMAX or DERIVO operation, CCx follows the counter value at fault time, see Figure 30-29. Before enabling CAPTMIN or CAPTMAX mode of capture, the user must initialize the corresponding CCx register value to a value different from zero (for CAPTMIN) top (for CAPTMAX). If the CCx register initial value is zero (for CAPTMIN) top (for CAPTMAX), no captures will be performed using the corresponding channel. #### MCx Behaviour: In LOCMIN and LOCMAX operation, capture is performed on each capture event. The MCx interrupt flag is set only when the captured value is upper or equal (for LOCMIN) or lower or equal (for LOCMAX) to the previous captured value. So interrupt flag is set when a new relative local Minimum (for CAPTMIN) or Maximum (for CAPTMAX) value has been detected. DERIV0 is equivalent to an OR function of (LOCMIN, LOCMAX). In CAPT operation, capture is performed on each capture event. The MCx interrupt flag is set on each new capture. In CAPTMIN and CAPTMAX operation, capture is performed only when on capture event time, the counter value is lower (for CAPTMIN) or upper (for CAPMAX) than the last captured value. The MCx interrupt flag is set only when on capture event time, the counter value is upper or equal (for CAPTMIN) or lower or equal (for CAPTMAX) to the value captured on the previous event. So interrupt flag is set when a new absolute local Minimum (for CAPTMIN) or Maximum (for CAPTMAX) value has been detected. ## Interrupt Generation In CAPT mode, an interrupt is generated on each filtered Fault n and each dedicated CCx channel capture counter value. In other modes, an interrupt is only generated on an extreme captured value. Figure 30-28. Capture Action "CAPTMAX" Figure 30-29. Capture Action "DERIVO" **Hardware** This is configured by writing 0x1 to the Fault n Halt mode bits in the Recoverable Fault n Halt Action Configuration register (FCTRLn.HALT). When enabled, the timer/counter is halted and the cycle is extended as long as the corresponding fault is present. > The next figure ('Waveform Generation with Halt and Restart Actions') shows an example where both restart action and hardware halt action are enabled for Fault A. The compare channel 0 output is clamped to inactive level as long as the timer/counter is halted. The timer/counter resumes the counting operation as soon as the fault condition is no longer present. As the restart action is enabled in this example, the timer/counter is restarted after the fault condition is no longer present. The figure after that ('Waveform Generation with Fault Qualification, Halt, and Restart Actions') shows a similar example, but with additionally enabled fault qualification. Here, counting is resumed after the fault condition is no longer present. Note that in RAMP2 and RAMP2A operations, when a new timer/counter cycle starts, the cycle index will automatically change. Figure 30-30. Waveform Generation with Halt and Restart Actions **Datasheet Complete** 40001883A-page 535 © 2017 Microchip Technology Inc. COUNT CCO HALT ZERO Fault A Input Qual Fault Input A WO[0] Figure 30-31. Waveform Generation with Fault Qualification, Halt, and Restart Actions ## Software Halt Action This is configured by writing 0x2 to the Fault n Halt mode bits in the Recoverable Fault n configuration register (FCTRLn.HALT). Software halt action is similar to hardware halt action, but in order to restart the timer/counter, the corresponding fault condition must not be present anymore, and the corresponding FAULT n bit in the STATUS register must be cleared by software. COUNT CCO TOP Watch Restart Restart Restart Restart Restart Fault Input A Software Clear WO[0] Figure 30-32. Waveform Generation with Software Halt, Fault Qualification, Keep and Restart Actions #### 30.6.3.6 Non-Recoverable Faults The non-recoverable fault action will force all the compare outputs to a pre-defined level programmed into the Driver Control register (DRVCTRL.NRE and DRVCTRL.NRV). The non-recoverable fault input (EV0 and EV1) actions are enabled in Event Control register (EVCTRL.EVACT0 and EVCTRL.EVACT1). To avoid false fault detection on external events (e.g. a glitch on an I/O port) a digital filter can be enabled using Non-Recoverable Fault Input x Filter Value bits in the Driver Control register (DRVCTRL.FILTERVALn). Therefore, the event detection is synchronous, and event action is delayed by the selected digital filter value clock cycles. When the Fault Detection on Debug Break Detection bit in Debug Control register (DGBCTRL.FDDBD) is written to '1', a non-recoverable Debug Faults State and an interrupt (DFS) is generated when the system goes in debug operation. In RAMP2, RAMP2A, or DSBOTH operation, when the Lock Update bit in the Control B register is set by writing CTRLBSET.LUPD=1 and the ramp index or counter direction changes, a non-recoverable Update Fault State and the respective interrupt (UFS) are generated. #### 30.6.3.7 Waveform Extension Figure 30-33 shows a schematic diagram of actions of the four optional units that follow the recoverable fault stage on a port pin pair: Output Matrix (OTMX), Dead-Time Insertion (DTI), SWAP and Pattern Generation. The DTI and SWAP units can be seen as a four port pair slices: - Slice 0 DTI0 / SWAP0 acting on port pins (WO[0], WO[WO NUM/2 +0]) - Slice 1 DTI1 / SWAP1 acting on port pins (WO[1], WO[WO\_NUM/2 +1]) #### And more generally: Slice n DTIx / SWAPx acting on port pins (WO[x], WO[WO\_NUM/2 +x]) Figure 30-33. Waveform Extension Stage Details **The output matrix (OTMX)** unit distributes compare channels, according to the selectable configurations in Table 30-4. Table 30-4. Output Matrix Channel Pin Routing Configuration | Value | | OTMX[x] | | | | | | | | | | | |-------|-----|---------|-----|-----|-----|-----|-----|-----|--|--|--|--| | 0x0 | CC3 | CC2 | CC1 | CC0 | CC3 | CC2 | CC1 | CC0 | | | | | | 0x1 | CC1 | CC0 | CC1 | CC0 | CC1 | CC0 | CC1 | CC0 | | | | | | 0x2 | CC0 | | | | | 0x3 | CC1 CC0 | | | | | #### Notes on Table 30-4: - Configuration 0x0 is the default configuration. The channel location is the default one, and channels are distributed on outputs modulo the number of channels. Channel 0 is routed to the Output matrix output OTMX[0], and Channel 1 to OTMX[1]. If there are more outputs than channels, then channel 0 is duplicated to the Output matrix output OTMX[CC\_NUM], channel 1 to OTMX[CC\_NUM+1] and so on. - Configuration 0x1 distributes the channels on output modulo half the number of channels. This assigns twice the number of output locations to the lower channels than the default configuration. This can be used, for example, to control the four transistors of a full bridge using only two compare channels. Using pattern generation, some of these four outputs can be overwritten by a constant level, enabling flexible drive of a full bridge in all quadrant configurations. - Configuration 0x2 distributes compare channel 0 (CC0) to all port pins. With pattern generation, this configuration can control a stepper motor. - Configuration 0x3 distributes the compare channel CC0 to the first output, and the channel CC1 to all other outputs. Together with pattern generation and the fault extension, this configuration can control up to seven LED strings, with a boost stage. Table 30-5. Example: four compare channels on four outputs | Value | ОТМХ[3] | OTMX[2] | OTMX[1] | ОТМХ[0] | |-------|---------|---------|---------|---------| | 0x0 | CC3 | CC2 | CC1 | CC0 | | 0x1 | CC1 | CC0 | CC1 | CC0 | | 0x2 | CC0 | CC0 | CC0 | CC0 | | 0x3 | CC1 | CC1 | CC1 | CC0 | The dead-time insertion (DTI) unit generates OFF time with the non-inverted low side (LS) and inverted high side (HS) of the wave generator output forced at low level. This OFF time is called dead time. Dead-time insertion ensures that the LS and HS will never switch simultaneously. The DTI stage consists of four equal dead-time insertion generators; one for each of the first four compare channels. Figure 30-34 shows the block diagram of one DTI generator. The four channels have a common register which controls the dead time, which is independent of high side and low side setting. Figure 30-34. Dead-Time Generator Block Diagram As shown in Figure 30-35, the 8-bit dead-time counter is decremented by one for each peripheral clock cycle until it reaches zero. A non-zero counter value will force both the low side and high side outputs into their OFF state. When the output matrix (OTMX) output changes, the dead-time counter is reloaded according to the edge of the input. When the output changes from low to high (positive edge) it initiates a counter reload of the DTLS register. When the output changes from high to low (negative edge) it reloads the DTHS register. Figure 30-35. Dead-Time Generator Timing Diagram The pattern generator unit produces a synchronized bit pattern across the port pins it is connected to. The pattern generation features are primarily intended for handling the commutation sequence in brushless DC motors (BLDC), stepper motors, and full bridge control. See also Figure 30-36. Figure 30-36. Pattern Generator Block Diagram As with other double-buffered timer/counter registers, the register update is synchronized to the UPDATE condition set by the timer/counter waveform generation operation. If synchronization is not required by the application, the software can simply access directly the PATT.PGE, PATT.PGV bits registers. # 30.6.4 DMA, Interrupts, and Events Table 30-6. Module Requests for TCC | Condition | Interrupt<br>request | Event output | Event input | DMA<br>request | DMA request is cleared | |-------------------------------------|----------------------|--------------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------| | Overflow / Underflow | Yes | Yes | | Yes <sup>(1)</sup> | On DMA acknowledge | | Channel Compare<br>Match or Capture | Yes | Yes | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | For circular buffering:<br>on DMA acknowledge<br>For capture channel:<br>when CCx register is<br>read | | Retrigger | Yes | Yes | | | | | Count | Yes | Yes | | | | | Capture Overflow Error | Yes | | | | | | Debug Fault State | Yes | | | | | | Recoverable Faults | Yes | | | | | | Non-Recoverable Faults | Yes | | | | | | TCCx Event 0 input | | | Yes <sup>(4)</sup> | | | | TCCx Event 1 input | | | Yes <sup>(5)</sup> | | | #### Notes: - 1. DMA request set on overflow, underflow or re-trigger conditions. - 2. Can perform capture or generate recoverable fault on an event input. - 3. In capture or circular modes. - 4. On event input, either action can be executed: - re-trigger counter - control counter direction - stop the counter - decrement the counter - perform period and pulse width capture - generate non-recoverable fault - 5. On event input, either action can be executed: - re-trigger counter - increment or decrement counter depending on direction - start the counter - increment or decrement counter based on direction - increment counter regardless of direction - generate non-recoverable fault ## 30.6.4.1 DMA Operation The TCC can generate the following DMA requests: Counter overflow (OVF) If the Ones-shot Trigger mode in the control A register (CTRLA.DMAOS) is written to '0', the TCC generates a DMA request on each cycle when an update condition (overflow, underflow or re-trigger) is detected. When an update condition (overflow, underflow or re-trigger) is detected while CTRLA.DMAOS=1, the TCC generates a DMA trigger on the cycle following the DMA One-Shot Command written to the Control B register (CTRLBSET.CMD=DMAOS). In both cases, the request is cleared by hardware on DMA acknowledge. Channel Match (MCx) A DMA request is set only on a compare match if CTRLA.DMAOS=0. The request is ch (MCx) cleared by hardware on DMA acknowledge. When CTRLA.DMAOS=1, the DMA requests are not generated. Channel Capture For a capture channel, the request is set when valid data is present in the CCx register, and cleared once the CCx register is read. (MCx) In this operation mode, the CTRLA.DMAOS bit value is ignored. #### **DMA Operation with Circular Buffer** When circular buffer operation is enabled, the buffer registers must be written in a correct order and synchronized to the update times of the timer. The DMA triggers of the TCC provide a way to ensure a safe and correct update of circular buffers. **Note:** Circular buffer are intended to be used with RAMP2, RAMP2A and DSBOTH operation only. DMA Operation with Circular Buffer in RAMP and RAMP2A Mode When a CCx channel is selected as a circular buffer, the related DMA request is not set on a compare match detection, but on start of ramp B. If at least one circular buffer is enabled, the DMA overflow request is conditioned to the start of ramp A with an effective DMA transfer on previous ramp B (DMA acknowledge). The update of all circular buffer values for ramp A can be done through a DMA channel triggered on a MC trigger. The update of all circular buffer values for ramp B, can be done through a second DMA channel triggered by the overflow DMA request. Figure 30-37. DMA Triggers in RAMP and RAMP2 Operation Mode and Circular Buffer Enabled DMA Operation with Circular Buffer in DSBOTH Mode When a CC channel is selected as a circular buffer, the related DMA request is not set on a compare match detection, but on start of down-counting phase. If at least one circular buffer is enabled, the DMA overflow request is conditioned to the start of upcounting phase with an effective DMA transfer on previous down-counting phase (DMA acknowledge). When up-counting, all circular buffer values can be updated through a DMA channel triggered by MC trigger. When down-counting, all circular buffer values can be updated through a second DMA channel, triggered by the OVF DMA request. Figure 30-38. DMA Triggers in DSBOTH Operation Mode and Circular Buffer Enabled #### **30.6.4.2 Interrupts** The TCC has the following interrupt sources: - Overflow/Underflow (OVF) - Retrigger (TRG) - Count (CNT) refer also to description of EVCTRL.CNTSEL. - Capture Overflow Error (ERR) - Non-Recoverable Update Fault (UFS) - Debug Fault State (DFS) - Recoverable Faults (FAULTn) - Non-recoverable Faults (FAULTx) - Compare Match or Capture Channels (MCx) These interrupts are asynchronous wake-up sources. See Sleep Mode Entry and Exit Table in PM/Sleep Mode Controller section for details. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear (INTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a '1' to the corresponding bit in the Interrupt Enable Set (INTENSET) register, and disabled by writing a '1' to the corresponding bit in the Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled, or the TCC is reset. See INTFLAG for details on how to clear interrupt flags. The TCC has one common interrupt request line for all the interrupt sources. The user must read the INTFLAG register to determine which interrupt condition is present. Note: Interrupts must be globally enabled for interrupt requests to be generated. Refer to *Nested Vector Interrupt Controller* for details. #### **Related Links** Nested Vector Interrupt Controller Sleep Mode Controller IDLE Mode STANDBY Mode #### 30.6.4.3 Events The TCC can generate the following output events: - Overflow/Underflow (OVF) - Trigger (TRG) - Counter (CNT) For further details, refer to EVCTRL.CNTSEL description. - Compare Match or Capture on compare/capture channels: MCx Writing a '1' ('0') to an Event Output bit in the Event Control Register (EVCTRL.xxEO) enables (disables) the corresponding output event. Refer also to EVSYS – Event System. The TCC can take the following actions on a channel input event (MCx): - Capture event - Generate a recoverable or non-recoverable fault The TCC can take the following actions on counter Event 1 (TCCx EV1): - Counter re-trigger - Counter direction control - Stop the counter - Decrement the counter on event - Period and pulse width capture - Non-recoverable fault The TCC can take the following actions on counter Event 0 (TCCx EV0): - Counter re-trigger - Count on event (increment or decrement, depending on counter direction) - Counter start start counting on the event rising edge. Further events will not restart the counter; the counter will keep on counting using prescaled GCLK\_TCCx, until it reaches TOP or ZERO, depending on the direction. - Counter increment on event. This will increment the counter, irrespective of the counter direction. - Count during active state of an asynchronous event (increment or decrement, depending on counter direction). In this case, the counter will be incremented or decremented on each cycle of the prescaled clock, as long as the event is active. - Non-recoverable fault The counter Event Actions are available in the Event Control registers (EVCTRL.EVACT0 and EVCTRL.EVACT1). For further details, refer to EVCTRL. Writing a '1' ('0') to an Event Input bit in the Event Control register (EVCTRL.MCEIx or EVCTRL.TCEIx) enables (disables) the corresponding action on input event. **Note:** When several events are connected to the TCC, the enabled action will apply for each of the incoming events. Refer to *EVSYS – Event System* for details on how to configure the event system. #### **Related Links** EVSYS – Event System # 30.6.5 Sleep Mode Operation The TCC can be configured to operate in any sleep mode. To be able to run in standby the RUNSTDBY bit in the Control A register (CTRLA.RUNSTDBY) must be '1'. The MODULE can in any sleep mode wake up the device using interrupts or perform actions through the Event System. # 30.6.6 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. The following bits are synchronized when written: Software Reset and Enable bits in Control A register (CTRLA.SWRST and CTRLA.ENABLE) The following registers are synchronized when written: - Control B Clear and Control B Set registers (CTRLBCLR and CTRLBSET) - Status register (STATUS) - Pattern and Pattern Buffer registers (PATT and PATTB) - Waveform register (WAVE) - Count Value register (COUNT) - Period Value and Period Buffer Value registers (PER and PERB) - Compare/Capture Channel x and Channel x Compare/Capture Buffer Value registers (CCx and CCBx) The following registers are synchronized when read: - Control B Clear and Control B Set registers (CTRLBCLR and CTRLBSET) - Count Value register (COUNT): synchronization is done on demand through READSYNC command (CTRLBSET.CMD) - Pattern and Pattern Buffer registers (PATT and PATTB) - Waveform register (WAVE) - Period Value and Period Buffer Value registers (PER and PERB) - Compare/Capture Channel x and Channel x Compare/Capture Buffer Value registers (CCx and CCBx) Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. Required read-synchronization is denoted by the "Read-Synchronized" property in the register description. #### Related Links Register Synchronization # 30.7 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------|------------|----------|---------------|----------|-------------|-------------|----------|---------|-------------|--------| | 0x00 | | 7:0 | | RESOLU | TION[1:0] | | | | ENABLE | SWRST | | 0x01 | OTD! 4 | 15:8 | | ALOCK | PRESC | CYNC[1:0] | RUNSTDBY | Р | RESCALER[2: | 0] | | 0x02 | CTRLA | 23:16 | | | | | | | | | | 0x03 | | 31:24 | | | | | CPTEN3 | CPTEN2 | CPTEN1 | CPTEN0 | | 0x04 | CTRLBCLR | 7:0 | | CMD[2:0] | ! | IDXC | иD[1:0] | ONESHOT | LUPD | DIR | | 0x05 | CTRLBSET | 7:0 | | CMD[2:0] | | IDXC | MD[1:0] | ONESHOT | LUPD | DIR | | 0x06 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x07 | | | | | | | | | | | | 0x08 | | 7:0 | PER | WAVE | PATT | COUNT | STATUS | CTRLB | ENABLE | SWRST | | 0x09 | CVALCELICY | 15:8 | | | | | CC3 | CC2 | CC1 | CC0 | | 0x0A | SYNCBUSY | 23:16 | | | | | | | | | | 0x0B | | 31:24 | | | | | | | | | | 0x0C | | 7:0 | RESTART | BLAN | IK[1:0] | QUAL | KEEP | | SRC | [1:0] | | 0x0D | ECTD! A | 15:8 | | | CAPTURE[2:0 | 0] | CHSE | EL[1:0] | HAL | Γ[1:0] | | 0x0E | FCTRLA | 23:16 | | | | BLANK | VAL[7:0] | | | | | 0x0F | | 31:24 | | | | | | FILTER | VAL[3:0] | | | 0x10 | | 7:0 | RESTART | BLAN | IK[1:0] | QUAL | KEEP | | SRC | [1:0] | | 0x11 | FOTDLD. | 15:8 | | | CAPTURE[2:0 | 0] | CHSE | L[1:0] | HAL | Γ[1:0] | | 0x12 | FCTRLB | 23:16 | BLANKVAL[7:0] | | | | | | | | | 0x13 | | 31:24 | | | | | | FILTER | VAL[3:0] | | | 0x14 | | 7:0 | | | | | | | OTM | X[1:0] | | 0x15 | WEVOTE | 15:8 | | | | | DTIEN3 | DTIEN2 | DTIEN1 | DTIEN0 | | 0x16 | WEXCTRL | 23:16 | | | | DTL | S[7:0] | | | | | 0x17 | | 31:24 | | | | DTH | S[7:0] | | | | | 0x18 | | 7:0 | NRE7 | NRE6 | NRE5 | NRE4 | NRE3 | NRE2 | NRE1 | NRE0 | | 0x19 | DDLIGTDI | 15:8 | NRV7 | NRV6 | NRV5 | NRV4 | NRV3 | NRV2 | NRV1 | NRV0 | | 0x1A | DRVCTRL | 23:16 | INVEN7 | INVEN6 | INVEN5 | INVEN4 | INVEN3 | INVEN2 | INVEN1 | INVEN0 | | 0x1B | | 31:24 | | FILTER\ | /AL1[3:0] | | | FILTER\ | /AL0[3:0] | | | 0x1C | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x1D | | | | | | | | | | | | 0x1E | DBGCTRL | 7:0 | | | | | | FDDBD | | DBGRUN | | 0x1F | Reserved | | | | | | | | | | | 0x20 | | 7:0 | CNTSI | EL[1:0] | | EVACT1[2:0] | | | EVACT0[2:0] | | | 0x21 | EVOTE | 15:8 | TCEI1 | TCEI0 | TCINV1 | TCINV0 | | CNTEO | TRGEO | OVFEO | | 0x22 | EVCTRL | 23:16 | | | | | MCEI3 | MCEI2 | MCEI1 | MCEI0 | | 0x23 | | 31:24 | | | | | MCEO3 | MCEO2 | MCEO1 | MCEO0 | | 0x24 | | 7:0 | | | | | ERR | CNT | TRG | OVF | | 0x25 | INTENOLD | 15:8 | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | UFS | | | | 0x26 | INTENCLR | 23:16 | | | | | MC3 | MC2 | MC1 | MC0 | | 0x27 | | 31:24 | | | | | | | | | | Offset | Name | Bit Pos. | | | | | | | | | |--------------|------------|----------|----------|--------|--------|--------|------------------|----------|-------------|----------| | 0x28 | | 7:0 | | | | | ERR | CNT | TRG | OVF | | 0x29 | INITENIOET | 15:8 | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | UFS | | | | 0x2A | INTENSET | 23:16 | | | | | MC3 | MC2 | MC1 | MC0 | | 0x2B | | 31:24 | | | | | | | | | | 0x2C | | 7:0 | | | | | ERR | CNT | TRG | OVF | | 0x2D | | 15:8 | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | UFS | | | | 0x2E | INTFLAG | 23:16 | | | | | MC3 | MC2 | MC1 | MC0 | | 0x2F | | 31:24 | | | | | | | | | | 0x30 | | 7:0 | PERBV | WAVEBV | PATTBV | | DFS | UFS | IDX | STOP | | 0x31 | | 15:8 | FAULT1 | FAULT0 | FAULTB | FAULTA | FAULT1IN | FAULT0IN | FAULTBIN | FAULTAIN | | 0x32 | STATUS | 23:16 | | | | | CCBV3 | CCBV2 | CCBV1 | CCBV0 | | 0x33 | | 31:24 | | | | | CMP3 | CMP2 | CMP1 | CMP0 | | 0x34 | | 7:0 | | | | COUN | NT[7:0] | | _ | | | 0x35 | | 15:8 | | | | | T[15:8] | | | | | 0x36 | COUNT | 23:16 | | | | | Γ[23:16] | | | | | 0x37 | | 31:24 | | | | 00011 | 1 [20.10] | | | | | 0x37 | | 7:0 | | | | PCE | 0[7:0] | | | | | 0x39 | PATT | | | | | | 0[7:0]<br>0[7:0] | | | | | | | 15:8 | | | | PGV | U[7.U] | | | | | 0x3A | D | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x3B | | | OIDEDEN | | 544 | D14 01 | | | | | | 0x3C | | 7:0 | CIPEREN | | RAM | P[1:0] | | | WAVEGEN[2:0 | | | 0x3D | WAVE | 15:8 | | | | | CICCEN3 | CICCEN2 | CICCEN1 | CICCEN0 | | 0x3E | | 23:16 | | | | | POL3 | POL2 | POL1 | POL0 | | 0x3F | | 31:24 | | | | | SWAP3 | SWAP2 | SWAP1 | SWAP0 | | 0x40 | | 7:0 | PER | R[1:0] | | | DITHE | R[5:0] | | | | 0x41 | PER | 15:8 | | | | | R[9:2] | | | | | 0x42 | | 23:16 | | | | PER[ | 17:10] | | | | | 0x43 | | 31:24 | | | | | | | | | | 0x44 | | 7:0 | CC | [1:0] | | | DITHE | R[5:0] | | | | 0x45 | CC0 | 15:8 | | | | CC | [9:2] | | | | | 0x46 | 000 | 23:16 | | | | CC[1 | 7:10] | | | | | 0x47 | | 31:24 | | | | | | | | | | 0x48 | | 7:0 | CC | [1:0] | | | DITHE | R[5:0] | | | | 0x49 | 004 | 15:8 | | | | CC | [9:2] | | | | | 0x4A | CC1 | 23:16 | | | | CC[1 | 7:10] | | | | | 0x4B | | 31:24 | | | | | | | | | | 0x4C | | 7:0 | CC | [1:0] | | | DITHE | ER[5:0] | | | | 0x4D | | 15:8 | <u> </u> | | | CC | [9:2] | | | | | 0x4E | CC2 | 23:16 | | | | | 7:10] | | | | | 0x4F | | 31:24 | | | | | - | | | | | 0x50 | | 7:0 | CC | [1:0] | | | DITHE | ER[5:0] | | | | 0x51 | | 15:8 | | | | CC | [9:2] | L3 | | | | 0x51 | CC3 | 23:16 | | | | | 7:10] | | | | | 0x52<br>0x53 | | 31:24 | | | | | | | | | | 0,00 | | 01.24 | | | | | | | | | | Offset | Name | Bit Pos. | | | | | | | | | |--------|----------|----------|-----------|-------------|------|--------|----------|----------|--------------|----------| | 0x54 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x63 | | | | | | | | | | | | 0x64 | PATTB | 7:0 | | | | PGEB | 30[7:0] | | | | | 0x65 | PALID | 15:8 | | | | PGVE | 80[7:0] | | | | | 0x66 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x67 | | | | | | | | | | | | 0x68 | | 7:0 | CIPERENB | | RAMF | B[1:0] | | V | VAVEGENB[2:0 | 0] | | 0x69 | WAVEB | 15:8 | | | | | CICCENB3 | CICCENB2 | CICCENB1 | CICCENB0 | | 0x6A | WWEB | 23:16 | | | | | POLB3 | POLB2 | POLB1 | POLB0 | | 0x6B | | 31:24 | | | | | SWAPB 3 | SWAPB 2 | SWAPB 1 | SWAPB 0 | | 0x6C | | 7:0 | PERI | 3[1:0] | | | DITHE | RB[5:0] | | | | 0x6D | PERB | 15:8 | PERB[9:2] | | | | | | | | | 0x6E | TEND | 23:16 | | PERB[17:10] | | | | | | | | 0x6F | | 31:24 | | | | | | | | | | 0x70 | | 7:0 | CCB | B[1:0] | | | DITHE | RB[5:0] | | | | 0x71 | CCB0 | 15:8 | | | | CCB | [9:2] | | | | | 0x72 | СОВО | 23:16 | | CCB[17:10] | | | | | | | | 0x73 | | 31:24 | | | | | | | | | | 0x74 | | 7:0 | CCB | B[1:0] | | | DITHE | RB[5:0] | | | | 0x75 | CCB1 | 15:8 | | | | CCB | [9:2] | | | | | 0x76 | ССВТ | 23:16 | | | | CCB[ | 17:10] | | | | | 0x77 | | 31:24 | | | | | | | | | | 0x78 | | 7:0 | CCB | B[1:0] | | | DITHE | RB[5:0] | | | | 0x79 | CCB2 | 15:8 | | | | CCB | [9:2] | | | | | 0x7A | - CCB2 | 23:16 | | | | CCB[ | 17:10] | | | | | 0x7B | | 31:24 | | | | | | | | | | 0x7C | | 7:0 | CCB | B[1:0] | | | DITHE | RB[5:0] | | | | 0x7D | CCB3 | 15:8 | | | | CCB | [9:2] | | | | | 0x7E | COBS | 23:16 | | | | CCB[ | 17:10] | | | | | 0x7F | | 31:24 | | | | | | | | | # 30.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers require synchronization when read and/or written. Synchronization is denoted by the "Read-Synchronized" and/or "Write-Synchronized" property in each individual register description. Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. Some registers are enable-protected, meaning they can only be written when the module is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. #### 30.8.1 Control A **CTRLA** Name: Offset: 0x00 Reset: 0x00000000 Property: PAC Write-Protection, Enable-Protected, Write-Synchronized (ENABLE, SWRST) | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|--------|-----------|----------|----------|----------------|--------|--------| | | | | | | CPTEN3 | CPTEN2 | CPTEN1 | CPTEN0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | ALOCK | PRESC | YNC[1:0] | RUNSTDBY | PRESCALER[2:0] | | | | Access | | R/W | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RESOLU | TION[1:0] | | | | ENABLE | SWRST | | Access | | R/W | R/W | | | | R/W | R/W | | Reset | | 0 | 0 | | | | 0 | 0 | # Bits 24, 25, 26, 27 - CPTEN0, CPTEN1, CPTEN2, CPTEN3: Capture Channel x Enable These bits are used to select the capture or compare operation on channel x. Writing a '1' to CPTENx enables capture on channel x. Writing a '0' to CPTENx disables capture on channel x. # Bit 14 - ALOCK: Auto Lock This bit is not synchronized. | Value | Description | |-------|-----------------------------------------------------------------------------------------| | 0 | The Lock Update bit in the Control B register (CTRLB.LUPD) is not affected by overflow/ | | | underflow, and re-trigger events | | 1 | CTRLB.LUPD is set to '1' on each overflow/underflow or re-trigger event. | # Bits 13:12 - PRESCYNC[1:0]: Prescaler and Counter Synchronization These bits select if on re-trigger event, the Counter is cleared or reloaded on either the next GCLK TCCx clock, or on the next prescaled GCLK\_TCCx clock. It is also possible to reset the prescaler on re-trigger event. These bits are not synchronized. **Datasheet Complete** 40001883A-page 548 © 2017 Microchip Technology Inc. | Value | Name | Description | | | | | |-------|----------|-------------------------------------------------|-------------------------|--|--|--| | | | Counter Reloaded | Prescaler | | | | | 0x0 | GCLK | Reload or reset Counter on next<br>GCLK | - | | | | | 0x1 | PRESC | Reload or reset Counter on next prescaler clock | - | | | | | 0x2 | RESYNC | Reload or reset Counter on next<br>GCLK | Reset prescaler counter | | | | | 0x3 | Reserved | | | | | | # Bit 11 – RUNSTDBY: Run in Standby This bit is used to keep the TCC running in standby mode. This bit is not synchronized. | Value | Description | |-------|--------------------------------------| | 0 | The TCC is halted in standby. | | 1 | The TCC continues to run in standby. | # Bits 10:8 - PRESCALER[2:0]: Prescaler These bits select the Counter prescaler factor. These bits are not synchronized. | Value | Name | Description | |-------|---------|--------------------------| | 0x0 | DIV1 | Prescaler: GCLK_TCC | | 0x1 | DIV2 | Prescaler: GCLK_TCC/2 | | 0x2 | DIV4 | Prescaler: GCLK_TCC/4 | | 0x3 | DIV8 | Prescaler: GCLK_TCC/8 | | 0x4 | DIV16 | Prescaler: GCLK_TCC/16 | | 0x5 | DIV64 | Prescaler: GCLK_TCC/64 | | 0x6 | DIV256 | Prescaler: GCLK_TCC/256 | | 0x7 | DIV1024 | Prescaler: GCLK_TCC/1024 | # Bits 6:5 - RESOLUTION[1:0]: Dithering Resolution These bits increase the TCC resolution by enabling the dithering options. These bits are not synchronized. Table 30-7. Dithering | Value | Name | Description | |-------|-------|----------------------------------------------------------------------------------------------------| | 0x0 | NONE | The dithering is disabled. | | 0x1 | DITH4 | Dithering is done every 16 PWM frames. PER[3:0] and CCx[3:0] contain dithering pattern selection. | | Value | Name | Description | |-------|-------|----------------------------------------------------------------------------------------------------| | 0x2 | DITH5 | Dithering is done every 32 PWM frames. | | | | PER[4:0] and CCx[4:0] contain dithering pattern selection. | | 0x3 | DITH6 | Dithering is done every 64 PWM frames. PER[5:0] and CCx[5:0] contain dithering pattern selection. | #### Bit 1 - ENABLE: Enable Due to synchronization there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRLA.ENABLE will read back immediately and the ENABLE bit in the SYNCBUSY register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE will be cleared when the operation is complete. | Value | Description | |-------|-----------------------------| | 0 | The peripheral is disabled. | | 1 | The peripheral is enabled. | #### Bit 0 - SWRST: Software Reset Writing a '0' to this bit has no effect. Writing a '1' to this bit resets all registers in the TCC (except DBGCTRL) to their initial state, and the TCC will be disabled. Writing a '1' to CTRLA.SWRST will always take precedence; all other writes in the same write-operation will be discarded. Due to synchronization there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | The reset operation is ongoing. | #### 30.8.2 Control B Clear This register allows the user to change this register without doing a read-modify-write operation. Changes in this register will also be reflected in the Control B Set (CTRLBSET) register. Name: CTRLBCLR **Offset**: 0x04 **Reset**: 0x00 Property: PAC Write-Protection, Write-Synchronized, Read-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----------|-----|-------|---------|---------|------|-----| | | | CMD[2:0] | | IDXCM | 1D[1:0] | ONESHOT | LUPD | DIR | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:5 - CMD[2:0]: TCC Command These bits can be used for software control of re-triggering and stop commands of the TCC. When a command has been executed, the CMD bit field will read back zero. The commands are executed on the next prescaled GCLK\_TCC clock cycle. Writing zero to this bit group has no effect. Writing a '1' to any of these bits will clear the pending command. | Value | Name | Description | |-------|-----------|-------------------------------------------| | 0x0 | NONE | No action | | 0x1 | RETRIGGER | Clear start, restart or retrigger | | 0x2 | STOP | Force stop | | 0x3 | UPDATE | Force update of double buffered registers | | 0x4 | READSYNC | Force COUNT read synchronization | #### Bits 4:3 - IDXCMD[1:0]: Ramp Index Command These bits can be used to force cycle A and cycle B changes in RAMP2 and RAMP2A operation. On timer/counter update condition, the command is executed, the IDX flag in STATUS register is updated and the IDXCMD command is cleared. Writing zero to these bits has no effect. Writing a '1' to any of these bits will clear the pending command. | Value | Name | Description | |-------|---------|-----------------------------------------------------------------| | 0x0 | DISABLE | DISABLE Command disabled: IDX toggles between cycles A and B | | 0x1 | SET | Set IDX: cycle B will be forced in the next cycle | | 0x2 | CLEAR | Clear IDX: cycle A will be forced in next cycle | | 0x3 | HOLD | Hold IDX: the next cycle will be the same as the current cycle. | #### Bit 2 - ONESHOT: One-Shot This bit controls one-shot operation of the TCC. When one-shot operation is enabled, the TCC will stop counting on the next overflow/underflow condition or on a stop command. Writing a '0' to this bit has no effect Writing a '1' to this bit will disable the one-shot operation. | Value | Description | |-------|------------------------------------------------------------------------------------| | 0 | The TCC will update the counter value on overflow/underflow condition and continue | | | operation. | | 1 | The TCC will stop counting on the next underflow/overflow condition. | #### Bit 1 - LUPD: Lock Update This bit controls the update operation of the TCC buffered registers. When CTRLB.LUPD is set, no any update of the registers with value of its buffered register is performed on hardware UPDATE condition. Locking the update ensures that all buffer registers are valid before an hardware update is performed. After all the buffer registers are loaded correctly, the buffered registers can be unlocked. This bit has no effect when input capture operation is enabled. Writing a '0' to this bit has no effect. Writing a '1' to this bit will enable updating. | Value | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The CCBx, PERB, PGVB, PGOB, and SWAPBx buffer registers values are copied into the | | | corresponding CCx, PER, PGV, PGO and SWAPx registers on hardware update condition. | | 1 | The CCBx, PERB, PGVB, PGOB, and SWAPBx buffer registers values are <i>not</i> copied into the corresponding CCx, PER, PGV, PGO and SWAPx registers on hardware update | | | condition. | #### Bit 0 - DIR: Counter Direction This bit is used to change the direction of the counter. Writing a '0' to this bit has no effect Writing a '1' to this bit will clear the bit and make the counter count up. | Value | Description | |-------|----------------------------------------------------| | 0 | The timer/counter is counting up (incrementing). | | 1 | The timer/counter is counting down (decrementing). | #### 30.8.3 Control B Set This register allows the user to change this register without doing a read-modify-write operation. Changes in this register will also be reflected in the Control B Set (CTRLBCLR) register. Name: CTRLBSET Offset: 0x05 Reset: 0x00 Property: PAC Write-Protection, Write-Synchronized, Read-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----------|-----|-------|---------|---------|------|-----| | | | CMD[2:0] | | IDXCN | 1D[1:0] | ONESHOT | LUPD | DIR | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bits 7:5 - CMD[2:0]: TCC Command These bits can be used for software control of re-triggering and stop commands of the TCC. When a command has been executed, the CMD bit field will be read back as zero. The commands are executed on the next prescaled GCLK\_TCC clock cycle. Writing zero to this bit group has no effect Writing a valid value to this bit group will set the associated command. | Value | Name | Description | |-------|-----------|-------------------------------------------| | 0x0 | NONE | No action | | 0x1 | RETRIGGER | Force start, restart or retrigger | | 0x2 | STOP | Force stop | | 0x3 | UPDATE | Force update of double buffered registers | | 0x4 | READSYNC | Force a read synchronization of COUNT | # Bits 4:3 - IDXCMD[1:0]: Ramp Index Command These bits can be used to force cycle A and cycle B changes in RAMP2 and RAMP2A operation. On timer/counter update condition, the command is executed, the IDX flag in STATUS register is updated and the IDXCMD command is cleared. Writing a zero to these bits has no effect. Writing a valid value to these bits will set a command. | Value | Name | Description | |-------|---------|-----------------------------------------------------------------| | 0x0 | DISABLE | Command disabled: IDX toggles between cycles A and B | | 0x1 | SET | Set IDX: cycle B will be forced in the next cycle | | 0x2 | CLEAR | Clear IDX: cycle A will be forced in next cycle | | 0x3 | HOLD | Hold IDX: the next cycle will be the same as the current cycle. | #### Bit 2 - ONESHOT: One-Shot This bit controls one-shot operation of the TCC. When in one-shot operation, the TCC will stop counting on the next overflow/underflow condition or a stop command. Writing a '0' to this bit has no effect. Writing a '1' to this bit will enable the one-shot operation. | Value | Description | |-------|----------------------------------------------------------------------| | 0 | The TCC will count continuously. | | 1 | The TCC will stop counting on the next underflow/overflow condition. | ### Bit 1 – LUPD: Lock Update This bit controls the update operation of the TCC buffered registers. When CTRLB.LUPD is set, no any update of the registers with value of its buffered register is performed on hardware UPDATE condition. Locking the update ensures that all buffer registers are valid before an hardware update is performed. After all the buffer registers are loaded correctly, the buffered registers can be unlocked. This bit has no effect when input capture operation is enabled. Writing a '0' to this bit has no effect. Writing a '1' to this bit will lock updating. | Value | Description | |-------|------------------------------------------------------------------------------------| | 0 | The CCBx, PERB, PGVB, PGOB, and SWAPBx buffer registers values are copied into the | | | corresponding CCx, PER, PGV, PGO and SWAPx registers on hardware update condition. | | 1 | The CCBx, PERB, PGVB, PGOB, and SWAPBx buffer registers values are not copied into | | | CCx, PER, PGV, PGO and SWAPx registers on hardware update condition. | #### Bit 0 - DIR: Counter Direction This bit is used to change the direction of the counter. Writing a '0' to this bit has no effect Writing a '1' to this bit will clear the bit and make the counter count up. | Value | Description | |-------|----------------------------------------------------| | 0 | The timer/counter is counting up (incrementing). | | 1 | The timer/counter is counting down (decrementing). | # 30.8.4 Synchronization Busy Name: SYNCBUSY Offset: 0x08 | Reset: | 0x0000000 | |------------------|-----------| | <b>Property:</b> | - | | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|------|------|-------|--------|-------|--------|-------| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | CC3 | CC2 | CC1 | CC0 | | Access | | | | | R | R | R | R | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PER | WAVE | PATT | COUNT | STATUS | CTRLB | ENABLE | SWRST | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 8, 9, 10, 11 – CCn: Compare/Capture Channel x Synchronization Busy This bit is cleared when the synchronization of Compare/Capture Channel x register between the clock domains is complete. This bit is set when the synchronization of Compare/Capture Channel x register between clock domains is started. CCx bit is available only for existing Compare/Capture Channels. For details on CC channels number, refer to each TCC feature list. This bit is set when the synchronization of CCx register between clock domains is started. #### Bit 7 – PER: PER Synchronization Busy This bit is cleared when the synchronization of PER register between the clock domains is complete. This bit is set when the synchronization of PER register between clock domains is started. #### Bit 6 – WAVE: WAVE Synchronization Busy This bit is cleared when the synchronization of WAVE register between the clock domains is complete. This bit is set when the synchronization of WAVE register between clock domains is started. # Bit 5 – PATT: PATT Synchronization Busy This bit is cleared when the synchronization of PATTERN register between the clock domains is complete. This bit is set when the synchronization of PATTERN register between clock domains is started. #### Bit 4 – COUNT: COUNT Synchronization Busy This bit is cleared when the synchronization of COUNT register between the clock domains is complete. This bit is set when the synchronization of COUNT register between clock domains is started. # Bit 3 – STATUS: STATUS Synchronization Busy This bit is cleared when the synchronization of STATUS register between the clock domains is complete. This bit is set when the synchronization of STATUS register between clock domains is started. ### Bit 2 - CTRLB: CTRLB Synchronization Busy This bit is cleared when the synchronization of CTRLB register between the clock domains is complete. This bit is set when the synchronization of CTRLB register between clock domains is started. # Bit 1 - ENABLE: ENABLE Synchronization Busy This bit is cleared when the synchronization of ENABLE bit between the clock domains is complete. This bit is set when the synchronization of ENABLE bit between clock domains is started. #### Bit 0 – SWRST: SWRST Synchronization Busy This bit is cleared when the synchronization of SWRST bit between the clock domains is complete. This bit is set when the synchronization of SWRST bit between clock domains is started. #### 30.8.5 Fault Control A and B Name: FCTRLA, FCTRLB Offset: 0x0C + n\*0x04 [n=0..1] **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|------|--------------|-------|----------|---------|----------|--------| | | | | | | | FILTER | VAL[3:0] | | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | BLANK | VAL[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | CAPTURE[2:0] | | CHS | EL[1:0] | HALT | Γ[1:0] | | Access | | R/W | Reset | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RESTART | BLAN | K[1:0] | QUAL | KEEP | | SRC | [1:0] | | Access | R/W | R/W | R/W | R/W | R/W | | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | # Bits 27:24 - FILTERVAL[3:0]: Recoverable Fault n Filter Value These bits define the filter value applied on MCEx (x=0,1) event input line. The value must be set to zero when MCEx event is used as synchronous event. # Bits 23:16 - BLANKVAL[7:0]: Recoverable Fault n Blanking Value These bits determine the duration of the blanking of the fault input source. Activation and edge selection of the blank filtering are done by the BLANK bits (FCTRLn.BLANK). When enabled, the fault input source is internally disabled for BLANKVAL\* prescaled GCLK\_TCC periods after the detection of the waveform edge. # Bits 14:12 - CAPTURE[2:0]: Recoverable Fault n Capture Action These bits select the capture and Fault n interrupt/event conditions. Table 30-8. Fault n Capture Action | Value | Name | Description | |-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0 | DISABLE | Capture on valid recoverable Fault n is disabled | | 0x1 | CAPT | On rising edge of a valid recoverable Fault n, capture counter value on channel selected by CHSEL[1:0]. INTFLAG.FAULTn flag rises on each new captured value. | | | | | | 0x2 | CAPTMIN | On rising edge of a valid recoverable Fault n, capture counter value on channel selected by CHSEL[1:0], if COUNT value is lower than the last stored capture value (CC). | | | | INTFLAG.FAULTn flag rises on each local minimum detection. | | 0x3 | CAPTMAX | On rising edge of a valid recoverable Fault n, capture counter value on channel selected by CHSEL[1:0], if COUNT value is higher than the last stored capture value (CC). | | | | INTFLAG.FAULTn flag rises on each local maximun detection. | | 0x4 | LOCMIN | On rising edge of a valid recoverable Fault n, capture counter value on channel selected by CHSEL[1:0]. | | | | INTFLAG.FAULTn flag rises on each local minimum value detection. | | 0x5 | LOCMAX | On rising edge of a valid recoverable Fault n, capture counter value on channel selected by CHSEL[1:0]. | | | | INTFLAG.FAULTn flag rises on each local maximun detection. | | 0x6 | DERIV0 | On rising edge of a valid recoverable Fault n, capture counter value on channel selected by CHSEL[1:0]. | | | | INTFLAG.FAULTn flag rises on each local maximun or minimum detection. | # Bits 11:10 – CHSEL[1:0]: Recoverable Fault n Capture Channel These bits select the channel for capture operation triggered by recoverable Fault n. | Value | Name | Description | |-------|------|-------------------------------| | 0x0 | CC0 | Capture value stored into CC0 | | 0x1 | CC1 | Capture value stored into CC1 | | 0x2 | CC2 | Capture value stored into CC2 | | 0x3 | CC3 | Capture value stored into CC3 | # Bits 9:8 - HALT[1:0]: Recoverable Fault n Halt Operation These bits select the halt action for recoverable Fault n. | Value | Name | Description | |-------|---------|-----------------------| | 0x0 | DISABLE | Halt action disabled | | 0x1 | HW | Hardware halt action | | 0x2 | SW | Software halt action | | 0x3 | NR | Non-recoverable fault | #### Bit 7 - RESTART: Recoverable Fault n Restart Setting this bit enables restart action for Fault n. | Value | Description | |-------|-------------------------------------| | 0 | Fault n restart action is disabled. | | 1 | Fault n restart action is enabled. | # Bits 6:5 – BLANK[1:0]: Recoverable Fault n Blanking Operation These bits, select the blanking start point for recoverable Fault n. | Value | Name | Description | |-------|-------|-----------------------------------------------------------| | 0x0 | START | Blanking applied from start of the Ramp period | | 0x1 | RISE | Blanking applied from rising edge of the waveform output | | 0x2 | FALL | Blanking applied from falling edge of the waveform output | | 0x3 | BOTH | Blanking applied from each toggle of the waveform output | # Bit 4 - QUAL: Recoverable Fault n Qualification Setting this bit enables the recoverable Fault n input qualification. | Value | Description | |-------|------------------------------------------------------------------------------------------------| | 0 | The recoverable Fault n input is not disabled on CMPx value condition. | | 1 | The recoverable Fault n input is disabled when output signal is at inactive level (CMPx == 0). | # Bit 3 - KEEP: Recoverable Fault n Keep Setting this bit enables the Fault n keep action. | Value | Description | |-------|-------------------------------------------------------------------------------| | 0 | The Fault n state is released as soon as the recoverable Fault n is released. | | 1 | The Fault n state is released at the end of TCC cycle. | # Bits 1:0 - SRC[1:0]: Recoverable Fault n Source These bits select the TCC event input for recoverable Fault n. Event system channel connected to MCEx event input, must be configured to route the event asynchronously, when used as a recoverable Fault n input. | Value | Name | Description | |-------|----------|-------------------------------------------------------------------| | 0x0 | DISABLE | Fault input disabled | | 0x1 | ENABLE | MCEx (x=0,1) event input | | 0x2 | INVERT | Inverted MCEx (x=0,1) event input | | 0x3 | ALTFAULT | Alternate fault (A or B) state at the end of the previous period. | # 30.8.6 Waveform Extension Control Name: WEXCTRL Offset: 0x14 **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |--------|-----------|-----|-----|-----|--------|--------|--------|--------|--| | | DTHS[7:0] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | DTL | S[7:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | . 11 | 10 | 9 | 8 | | | | | | | | DTIEN3 | DTIEN2 | DTIEN1 | DTIEN0 | | | Access | | | | | R/W | R/W | R/W | R/W | | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | ОТМ | X[1:0] | | | Access | | | | | | | R/W | R/W | | | Reset | | | | | | | 0 | 0 | | | | | | | | | | | | | # Bits 31:24 - DTHS[7:0]: Dead-Time High Side Outputs Value This register holds the number of GCLK TCC clock cycles for the dead-time high side. # Bits 23:16 - DTLS[7:0]: Dead-time Low Side Outputs Value This register holds the number of GCLK\_TCC clock cycles for the dead-time low side. # Bits 11,10,9,8 – DTIENx : Dead-time Insertion Generator x Enable Setting any of these bits enables the dead-time insertion generator for the corresponding output matrix. This will override the output matrix [x] and [x+WO\_NUM/2], with the low side and high side waveform respectively. | Value | Description | |-------|----------------------------------------------------------------------------------------------------| | 0 | No dead-time insertion override. | | 1 | Dead time insertion override on signal outputs[x] and [x+WO_NUM/2], from matrix outputs[x] signal. | # Bits 1:0 - OTMX[1:0]: Output Matrix These bits define the matrix routing of the TCC waveform generation outputs to the port pins, according to Table 30-4. #### 30.8.7 Driver Control Name: DRVCTRL Offset: 0x18 **Reset**: 0x00000000 # Property: PAC Write-Protection, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|---------|-----------|--------|--------|---------|-----------|--------| | | | FILTER\ | /AL1[3:0] | | | FILTER\ | /AL0[3:0] | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | INVEN7 | INVEN6 | INVEN5 | INVEN4 | INVEN3 | INVEN2 | INVEN1 | INVEN0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | NRV7 | NRV6 | NRV5 | NRV4 | NRV3 | NRV2 | NRV1 | NRV0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | NRE7 | NRE6 | NRE5 | NRE4 | NRE3 | NRE2 | NRE1 | NRE0 | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 31:28 - FILTERVAL1[3:0]: Non-Recoverable Fault Input 1 Filter Value These bits define the filter value applied on TCE1 event input line. When the TCE1 event input line is configured as a synchronous event, this value must be 0x0. #### Bits 27:24 - FILTERVAL0[3:0]: Non-Recoverable Fault Input 0 Filter Value These bits define the filter value applied on TCE0 event input line. When the TCE0 event input line is configured as a synchronous event, this value must be 0x0. # Bits 23,22,21,20,19,18,17,16 – INVENx: Waveform Output x Inversion These bits are used to select inversion on the output of channel x. Writing a '1' to INVENx inverts output from WO[x]. Writing a '0' to INVENx disables inversion of output from WO[x]. #### Bits 15,14,13,12,11,10,9,8 - NRVx: NRVx Non-Recoverable State x Output Value These bits define the value of the enabled override outputs, under non-recoverable fault condition. #### Bits 7,6,5,4,3,2,1,0 - NREx: Non-Recoverable State x Output Enable These bits enable the override of individual outputs by NRVx value, under non-recoverable fault condition. | Value | Description | |-------|------------------------------------------------------| | 0 | Non-recoverable fault tri-state the output. | | 1 | Non-recoverable faults set the output to NRVx level. | #### 30.8.8 Debug control Name: DBGCTRL Offset: 0x1E Reset: 0x00 **Property: PAC Write-Protection** #### Bit 2 - FDDBD: Fault Detection on Debug Break Detection This bit is not affected by software reset and should not be changed by software while the TCC is enabled. By default this bit is zero, and the on-chip debug (OCD) fault protection is disabled. When this bit is written to '1', OCD break request from the OCD system will trigger non-recoverable fault. When this bit is set, OCD fault protection is enabled and OCD break request from the OCD system will trigger a non-recoverable fault. | Value | Description | |-------|-----------------------------------------------------------------------------------------| | 0 | No faults are generated when TCC is halted in debug mode. | | 1 | A non recoverable fault is generated and FAULTD flag is set when TCC is halted in debug | | | mode. | # Bit 0 - DBGRUN: Debug Running State This bit is not affected by software reset and should not be changed by software while the TCC is enabled. | Value | Description | |-------|-----------------------------------------------------------------------------| | 0 | The TCC is halted when the device is halted in debug mode. | | 1 | The TCC continues normal operation when the device is halted in debug mode. | #### 30.8.9 Event Control Name: EVCTRL Offset: 0x20 **Reset:** 0x00000000 Property: PAC Write-Protection, Enable-Protected | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|-------|-------|-------|-------| | | | | | | MCEO3 | MCEO2 | MCEO1 | MCEO0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | MCEI3 | MCEI2 | MCEI1 | MCEI0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-------|---------|--------|-------------|-----|-------|-------------|-------| | | TCEI1 | TCEI0 | TCINV1 | TCINV0 | | CNTEO | TRGEO | OVFEO | | Access | R/W | R/W | R/W | R/W | | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CNTS | EL[1:0] | | EVACT1[2:0] | | | EVACT0[2:0] | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 27,26,25,24 - MCEOx: Match or Capture Channel x Event Output Enable These bits control if the Match/capture event on channel x is enabled and will be generated for every match or capture. | Value | Description | |-------|------------------------------------------------------------------------------------------------| | 0 | Match/capture x event is disabled and will not be generated. | | 1 | Match/capture x event is enabled and will be generated for every compare/capture on channel x. | # Bits 19,18,17,16 - MCEIx: Match or Capture Channel x Event Input Enable These bits indicate if the Match/capture x incoming event is enabled These bits are used to enable match or capture input events to the CCx channel of TCC. | Value | Description | |-------|-------------------------------| | 0 | Incoming events are disabled. | | 1 | Incoming events are enabled. | # Bits 15,14 – TCEIx: Timer/Counter Event Input x Enable This bit is used to enable input event x to the TCC. | Value | Description | |-------|-------------------------------| | 0 | Incoming event x is disabled. | | 1 | Incoming event x is enabled. | #### Bits 13,12 - TCINVx: Timer/Counter Event x Invert Enable This bit inverts the event x input. | | <b>Value</b> | Description | |---|--------------|---------------------------------------| | ( | ) | Input event source x is not inverted. | | | 1 | Input event source x is inverted. | #### Bit 10 - CNTEO: Timer/Counter Event Output Enable This bit is used to enable the counter cycle event. When enabled, an event will be generated on begin or end of counter cycle depending of CNTSEL[1:0] settings. | Value | Description | |-------|------------------------------------------------------------------------------------------| | 0 | Counter cycle output event is disabled and will not be generated. | | 1 | Counter cycle output event is enabled and will be generated depend of CNTSEL[1:0] value. | #### Bit 9 - TRGEO: Retrigger Event Output Enable This bit is used to enable the counter retrigger event. When enabled, an event will be generated when the counter retriggers operation. | Va | lue | Description | |----|-----|---------------------------------------------------------------------------------------| | 0 | | Counter retrigger event is disabled and will not be generated. | | 1 | | Counter retrigger event is enabled and will be generated for every counter retrigger. | # Bit 8 - OVFEO: Overflow/Underflow Event Output Enable This bit is used to enable the overflow/underflow event. When enabled an event will be generated when the counter reaches the TOP or the ZERO value. | Value | Description | |-------|---------------------------------------------------------------------------------------------------------| | 0 | Overflow/underflow counter event is disabled and will not be generated. | | 1 | Overflow/underflow counter event is enabled and will be generated for every counter overflow/underflow. | #### Bits 7:6 - CNTSEL[1:0]: Timer/Counter Interrupt and Event Output Selection These bits define on which part of the counter cycle the counter event output is generated. | Value | Name | Description | |-------|----------|-------------------------------------------------------------------------------------------------| | 0x0 | BEGIN | An interrupt/event is generated at begin of each counter cycle | | 0x1 | END | An interrupt/event is generated at end of each counter cycle | | 0x2 | BETWEEN | An interrupt/event is generated between each counter cycle. | | 0x3 | BOUNDARY | An interrupt/event is generated at begin of first counter cycle, and end of last counter cycle. | # Bits 5:3 - EVACT1[2:0]: Timer/Counter Event Input 1 Action These bits define the action the TCC will perform on TCE1 event input. | Value | Name | Description | |-------|--------------|---------------------------------------------| | 0x0 | OFF | Event action disabled. | | 0x1 | RETRIGGER | Start restart or re-trigger TC on event | | 0x2 | DIR (asynch) | Direction control | | 0x3 | STOP | Stop TC on event | | 0x4 | DEC | Decrement TC on event | | 0x5 | PPW | Period captured into CC0 Pulse Width on CC1 | | 0x6 | PWP | Period captured into CC1 Pulse Width on CC0 | | 0x7 | FAULT | Non-recoverable Fault | # Bits 2:0 - EVACT0[2:0]: Timer/Counter Event Input 0 Action These bits define the action the TCC will perform on TCE0 event input 0. | Value | Name | Description | |-------|---------------|---------------------------------------------| | 0x0 | OFF | Event action disabled. | | 0x1 | RETRIGGER | Start restart or re-trigger TC on event | | 0x2 | COUNTEV | Count on event. | | 0x3 | START | Start TC on event | | 0x4 | INC | Increment TC on EVENT | | 0x5 | COUNT (async) | Count on active state of asynchronous event | | 0x6 | - | Reserved | | 0x7 | FAULT | Non-recoverable Fault | # 30.8.10 Interrupt Enable Clear This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set (INTENSET) register. Name: INTENCLR Offset: 0x24 **Reset**: 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|--------|--------|--------|-----|-----|-----|-----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | MC3 | MC2 | MC1 | MC0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | UFS | | | | Access | R/W | R/W | R/W | R/W | R/W | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ERR | CNT | TRG | OVF | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | # Bits 19,18,17,16 – MCx: Match or Capture Channel x Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the corresponding Match or Capture Channel x Interrupt Disable/Enable bit, which disables the Match or Capture Channel x interrupt. | 1 | /alue | Description | |---|-------|-------------------------------------------------------| | C | ) | The Match or Capture Channel x interrupt is disabled. | | 1 | | The Match or Capture Channel x interrupt is enabled. | # Bits 15,14 – FAULTx: Non-Recoverable Fault x Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Non-Recoverable Fault x Interrupt Disable/Enable bit, which disables the Non-Recoverable Fault x interrupt. | Value | Description | |-------|----------------------------------------------------| | 0 | The Non-Recoverable Fault x interrupt is disabled. | | 1 | The Non-Recoverable Fault x interrupt is enabled. | # Bit 13 - FAULTB: Recoverable Fault B Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Recoverable Fault B Interrupt Disable/Enable bit, which disables the Recoverable Fault B interrupt. | Value | Description | |-------|------------------------------------------------| | 0 | The Recoverable Fault B interrupt is disabled. | | 1 | The Recoverable Fault B interrupt is enabled. | # Bit 12 - FAULTA: Recoverable Fault A Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Recoverable Fault A Interrupt Disable/Enable bit, which disables the Recoverable Fault A interrupt. | 1 | Value | Description | |---|-------|------------------------------------------------| | | 0 | The Recoverable Fault A interrupt is disabled. | | | 1 | The Recoverable Fault A interrupt is enabled. | # Bit 11 - DFS: Non-Recoverable Debug Fault Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Debug Fault State Interrupt Disable/Enable bit, which disables the Debug Fault State interrupt. | Value | Description | |-------|----------------------------------------------| | 0 | The Debug Fault State interrupt is disabled. | | 1 | The Debug Fault State interrupt is enabled. | #### Bit 10 - UFS: Non-Recoverable Update Fault Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Non-Recoverable Update Fault Interrupt Disable/Enable bit, which disables the Non-Recoverable Update Fault interrupt. | Value | Description | |-------|---------------------------------------------------------| | 0 | The Non-Recoverable Update Fault interrupt is disabled. | | 1 | The Non-Recoverable Update Fault interrupt is enabled. | # Bit 3 - ERR: Error Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Error Interrupt Disable/Enable bit, which disables the Compare interrupt. | Value | e Description | |-------|----------------------------------| | 0 | The Error interrupt is disabled. | | 1 | The Error interrupt is enabled. | # Bit 2 – CNT: Counter Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Counter Interrupt Disable/Enable bit, which disables the Counter interrupt. | Value | Description | |-------|------------------------------------| | 0 | The Counter interrupt is disabled. | | 1 | The Counter interrupt is enabled. | # Bit 1 - TRG: Retrigger Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Retrigger Interrupt Disable/Enable bit, which disables the Retrigger interrupt. | Value | Description | |-------|--------------------------------------| | 0 | The Retrigger interrupt is disabled. | | 1 | The Retrigger interrupt is enabled. | # Bit 0 – OVF: Overflow Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Overflow Interrupt Disable/Enable bit, which disables the Overflow interrupt request. | Value | Description | |-------|-------------------------------------| | 0 | The Overflow interrupt is disabled. | | 1 | The Overflow interrupt is enabled. | # 30.8.11 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear (INTENCLR) register. Name: INTENSET Offset: 0x28 **Reset:** 0x00000000 Property: PAC Write-Protection | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|--------|--------|--------|--------|-----|-----|-----|-----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | MC3 | MC2 | MC1 | MC0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | UFS | | | | Access | R/W | R/W | R/W | R/W | R/W | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----|-----|-----|-----| | | | | | | ERR | CNT | TRG | OVF | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | #### Bits 19,18,17,16 - MCx: Match or Capture Channel x Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the corresponding Match or Capture Channel x Interrupt Disable/Enable bit, which enables the Match or Capture Channel x interrupt. | Valu | ue | Description | |------|----|-------------------------------------------------------| | 0 | | The Match or Capture Channel x interrupt is disabled. | | 1 | | The Match or Capture Channel x interrupt is enabled. | ### Bits 15,14 - FAULTx: Non-Recoverable Fault x Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Non-Recoverable Fault x Interrupt Disable/Enable bit, which enables the Non-Recoverable Fault x interrupt. | Value | Description | |-------|----------------------------------------------------| | 0 | The Non-Recoverable Fault x interrupt is disabled. | | 1 | The Non-Recoverable Fault x interrupt is enabled. | #### Bit 13 – FAULTB: Recoverable Fault B Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Recoverable Fault B Interrupt Disable/Enable bit, which enables the Recoverable Fault B interrupt. | Value | Description | |-------|------------------------------------------------| | 0 | The Recoverable Fault B interrupt is disabled. | | 1 | The Recoverable Fault B interrupt is enabled. | # Bit 12 - FAULTA: Recoverable Fault A Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Recoverable Fault A Interrupt Disable/Enable bit, which enables the Recoverable Fault A interrupt. | | /alue | Description | |---|-------|------------------------------------------------| | ( | ) | The Recoverable Fault A interrupt is disabled. | | • | 1 | The Recoverable Fault A interrupt is enabled. | # Bit 11 - DFS: Non-Recoverable Debug Fault Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Debug Fault State Interrupt Disable/Enable bit, which enables the Debug Fault State interrupt. | Value | Description | |-------|----------------------------------------------| | 0 | The Debug Fault State interrupt is disabled. | | 1 | The Debug Fault State interrupt is enabled. | # Bit 10 - UFS: Non-Recoverable Update Fault Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Non-Recoverable Update Fault Interrupt Disable/Enable bit, which enables the Non-Recoverable Update Fault interrupt. | Valu | ıe | Description | |------|----|---------------------------------------------------------| | 0 | | The Non-Recoverable Update Fault interrupt is disabled. | | 1 | | The Non-Recoverable Update Fault interrupt is enabled. | #### Bit 3 - ERR: Error Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Error Interrupt Disable/Enable bit, which enables the Compare interrupt. | Value | Description | |-------|----------------------------------| | 0 | The Error interrupt is disabled. | | 1 | The Error interrupt is enabled. | # Bit 2 - CNT: Counter Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Retrigger Interrupt Disable/Enable bit, which enables the Counter interrupt. | Value | Description | |-------|------------------------------------| | 0 | The Counter interrupt is disabled. | | 1 | The Counter interrupt is enabled. | # Bit 1 - TRG: Retrigger Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Retrigger Interrupt Disable/Enable bit, which enables the Retrigger interrupt. | Value | Description | |-------|--------------------------------------| | 0 | The Retrigger interrupt is disabled. | | 1 | The Retrigger interrupt is enabled. | #### Bit 0 - OVF: Overflow Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Overflow Interrupt Disable/Enable bit, which enables the Overflow interrupt request. | Value | Description | |-------|-------------------------------------| | 0 | The Overflow interrupt is disabled. | | 1 | The Overflow interrupt is enabled. | # 30.8.12 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x2C Reset: 0x00000000 | | Property: - | | | | | | | | |-----------------|-------------|--------|--------|--------|-----|-----|-----|-----| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | ^ | | | | | | | | | | Access<br>Reset | | | | | | | | | | Reset | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | MC3 | MC2 | MC1 | MC0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | FAULT1 | FAULT0 | FAULTB | FAULTA | DFS | UFS | | | | Access | R/W | R/W | R/W | R/W | R/W | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ERR | CNT | TRG | OVF | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | #### Bits 19,18,17,16 – MCx: Match or Capture Channel x Interrupt Flag This flag is set on the next CLK\_TCC\_COUNT cycle after a match with the compare condition or once CCx register contain a valid capture value. Writing a '0' to one of these bits has no effect. Writing a '1' to one of these bits will clear the corresponding Match or Capture Channel x interrupt flag In Capture operation, this flag is automatically cleared when CCx register is read. ### Bits 15,14 – FAULTx: Non-Recoverable Fault x Interrupt Flag This flag is set on the next CLK\_TCC\_COUNT cycle after a Non-Recoverable Fault x occurs. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Non-Recoverable Fault x interrupt flag. #### Bit 13 – FAULTB: Recoverable Fault B Interrupt Flag This flag is set on the next CLK\_TCC\_COUNT cycle after a Recoverable Fault B occurs. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Recoverable Fault B interrupt flag. # Bit 12 – FAULTA: Recoverable Fault A Interrupt Flag This flag is set on the next CLK\_TCC\_COUNT cycle after a Recoverable Fault B occurs. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Recoverable Fault B interrupt flag. #### Bit 11 – DFS: Non-Recoverable Debug Fault State Interrupt Flag This flag is set on the next CLK\_TCC\_COUNT cycle after an Debug Fault State occurs. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Debug Fault State interrupt flag. # Bit 10 - UFS: Non-Recoverable Update Fault This flag is set when the RAMP index changes and the Lock Update bit is set (CTRLBSET.LUPD). Writing a zero to this bit has no effect. Writing a one to this bit clears the Non-Recoverable Update Fault interrupt flag. # Bit 3 - ERR: Error Interrupt Flag This flag is set if a new capture occurs on a channel when the corresponding Match or Capture Channel x interrupt flag is one. In which case there is nowhere to store the new capture. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the error interrupt flag. ### Bit 2 - CNT: Counter Interrupt Flag This flag is set on the next CLK\_TCC\_COUNT cycle after a counter event occurs. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the CNT interrupt flag. # Bit 1 - TRG: Retrigger Interrupt Flag This flag is set on the next CLK\_TCC\_COUNT cycle after a counter retrigger occurs. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the re-trigger interrupt flag. #### Bit 0 – OVF: Overflow Interrupt Flag This flag is set on the next CLK\_TCC\_COUNT cycle after an overflow condition occurs. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Overflow interrupt flag. #### 30.8.13 Status Name: STATUS Offset: 0x30 **Reset:** 0x00000001 Property: - | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----|----|----|----|-------|-------|-------|-------| | | | | | | CMP3 | CMP2 | CMP1 | CMP0 | | Access | | | | | R | R | R | R | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | CCBV3 | CCBV2 | CCBV1 | CCBV0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|--------|--------|--------|--------|----------|----------|----------|----------| | | FAULT1 | FAULT0 | FAULTB | FAULTA | FAULT1IN | FAULT0IN | FAULTBIN | FAULTAIN | | Access | R/W | R/W | R/W | R/W | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PERBV | WAVEBV | PATTBV | | DFS | UFS | IDX | STOP | | Access | R/W | R/W | R/W | | R/W | R/W | R | R | | Reset | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | #### Bits 27,26,25,24 - CMPx: Channel x Compare Value This bit reflects the channel x output compare value. | Value | Description | |-------|------------------------------------| | 0 | Channel compare output value is 0. | | 1 | Channel compare output value is 1. | #### Bits 19,18,17,16 - CCBVx: Channel x Compare or Capture Buffer Valid For a compare channel, this bit is set when a new value is written to the corresponding CCBx register. The bit is cleared either by writing a '1' to the corresponding location when CTRLB.LUPD is set, or automatically on an UPDATE condition. For a capture channel, the bit is set when a valid capture value is stored in the CCBx register. The bit is automatically cleared when the CCx register is read. #### Bits 15,14 – FAULTx: Non-recoverable Fault x State This bit is set by hardware as soon as non-recoverable Fault x condition occurs. This bit is cleared by writing a one to this bit and when the corresponding FAULTXIN status bit is low. Once this bit is clear, the timer/counter will restart from the last COUNT value. To restart the timer/counter from BOTTOM, the timer/counter restart command must be executed before clearing the corresponding STATEx bit. For further details on timer/counter commands, refer to available commands description (CTRLBSET.CMD). #### Bit 13 - FAULTB: Recoverable Fault B State This bit is set by hardware as soon as recoverable Fault B condition occurs. This bit can be clear by hardware when Fault B action is resumed, or by writing a '1' to this bit when the corresponding FAULTBIN bit is low. If software halt command is enabled (FAULTB.HALT=SW), clearing this bit will release the timer/counter. #### Bit 12 - FAULTA: Recoverable Fault A State This bit is set by hardware as soon as recoverable Fault A condition occurs. This bit can be clear by hardware when Fault A action is resumed, or by writing a '1' to this bit when the corresponding FAULTAIN bit is low. If software halt command is enabled (FAULTA.HALT=SW), clearing this bit will release the timer/counter. #### Bit 11 - FAULT1IN: Non-Recoverable Fault 1 Input This bit is set while an active Non-Recoverable Fault 1 input is present. #### Bit 10 - FAULTOIN: Non-Recoverable Fault 0 Input This bit is set while an active Non-Recoverable Fault 0 input is present. #### Bit 9 - FAULTBIN: Recoverable Fault B Input This bit is set while an active Recoverable Fault B input is present. #### Bit 8 - FAULTAIN: Recoverable Fault A Input This bit is set while an active Recoverable Fault A input is present. #### Bit 7 - PERBV: Period Buffer Valid This bit is set when a new value is written to the PERB register. This bit is automatically cleared by hardware on UPDATE condition when CTRLB.LUPD is set, or by writing a '1' to this bit. #### Bit 6 - WAVEBV: Waveform Control Buffer Valid This bit is set when a new value is written to the WAVEB register. This bit is automatically cleared by hardware on UPDATE condition when CTRLB.LUPD is set, or by writing a '1' to this bit. #### Bit 5 - PATTBV: Pattern Generator Value Buffer Valid This bit is set when a new value is written to the PATTB register. This bit is automatically cleared by hardware on UPDATE condition when CTRLB.LUPD is set, or by writing a '1' to this bit. #### Bit 3 - DFS: Debug Fault State This bit is set by hardware in debug mode when DDBGCTRL.FDDBD bit is set. The bit is cleared by writing a '1' to this bit and when the TCC is not in debug mode. When the bit is set, the counter is halted and the waveforms state depend on DRVCTRL.NRE and DRVCTRL.NRV registers. #### Bit 2 – UFS: Non-recoverable Update Fault State This bit is set by hardware when the RAMP index changes and the Lock Update bit is set (CTRLBSET.LUPD). The bit is cleared by writing a one to this bit. When the bit is set, the waveforms state depend on DRVCTRL.NRE and DRVCTRL.NRV registers. ### Bit 1 - IDX: Ramp Index In RAMP2 and RAMP2A operation, the bit is cleared during the cycle A and set during the cycle B. In RAMP1 operation, the bit always reads zero. For details on ramp operations, refer to Ramp Operations. #### Bit 0 - STOP: Stop This bit is set when the TCC is disabled either on a STOP command or on an UPDATE condition when One-Shot operation mode is enabled (CTRLBSET.ONESHOT=1). This bit is clear on the next incoming counter increment or decrement. | Value | Description | |-------|---------------------| | 0 | Counter is running. | | 1 | Counter is stopped. | #### 30.8.14 Counter Value **Note:** Prior to any read access, this register must be synchronized by user by writing the according TCC Command value to the Control B Set register (CTRLBSET.CMD=READSYNC). Name: COUNT Offset: 0x34 **Reset:** 0x00000000 Property: PAC Write-Protection, Write-Synchronized, Read-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------------|-----|-----|-------|---------|-----|-----|-----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | COUNT | [23:16] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | COUN | T[15:8] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | COUNT[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 23:0 - COUNT[23:0]: Counter Value These bits hold the value of the counter register. **Note:** When the TCC is configured as 16-bit timer/counter, the excess bits are read zero. **Note:** This bit field occupies the MSB of the register, [23:m]. m is dependent on the Resolution bit in the Control A register (CTRLA.RESOLUTION): | CTRLA.RESOLUTION | Bits [23:m] | |------------------|-----------------| | 0x0 - NONE | 23:0 (depicted) | | 0x1 - DITH4 | 23:4 | | 0x2 - DITH5 | 23:5 | | 0x3 - DITH6 | 23:6 | #### 30.8.15 Pattern Name: PATT Offset: 0x38 Reset: 0x0000 Property: Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |--------|-----------|-----|-----|-----|-----|-----|-----|-----|--| | | PGV0[7:0] | | | | | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----------|-----|-----|-----|-----|-----|-----|-----| | | PGE0[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 8:15, 16:23, 24:31, 32:39, 40:47, 48:55, 56:63, 64:71 – PGVn: Pattern Generation Output Value This register holds the values of pattern for each waveform output. Bits 0:7, 8:15, 16:23, 24:31, 32:39, 40:47, 48:55, 56:63 – PGEn: Pattern Generation Output Enable This register holds the enable status of pattern generation for each waveform output. A bit written to '1' will override the corresponding SWAP output with the corresponding PGVn value. #### 30.8.16 Waveform Name: WAVE Offset: 0x3C **Reset:** 0x00000000 Property: Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|---------|----|-----|--------|---------|---------|--------------|---------| | | | | | | SWAP3 | SWAP2 | SWAP1 | SWAP0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | POL3 | POL2 | POL1 | POL0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | CICCEN3 | CICCEN2 | CICCEN1 | CICCEN0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CIPEREN | | RAM | P[1:0] | | | WAVEGEN[2:0] | | | Access | R/W | | R/W | R/W | | R/W | R/W | R/W | | Reset | 0 | | 0 | 0 | | 0 | 0 | 0 | # Bits 24, 25, 26, 27 – SWAPn: Swap DTI Output Pair x Setting these bits enables output swap of DTI outputs [x] and [x+WO\_NUM/2]. Note the DTIxEN settings will not affect the swap operation. # Bits 16, 17, 18, 19 - POLn: Channel Polarity x Setting these bits enables the output polarity in single-slope and dual-slope PWM operations. | Value | Name | Description | |-------------|----------------------------|-----------------------------------------------------------| | 0 | (single-slope PWM waveform | Compare output is initialized to ~DIR and set to DIR when | | generation) | | TCC counter matches CCx value | | 1 | (single-slope PWM waveform | Compare output is initialized to DIR and set to ~DIR when | | | generation) | TCC counter matches CCx value. | | 0 | (dual-slope PWM waveform | Compare output is set to ~DIR when TCC counter matches | | | generation) | CCx value | | 1 | (dual-slope PWM waveform | Compare output is set to DIR when TCC counter matches | | | generation) | CCx value. | # Bits 8, 9, 10, 11 – CICCENn: Circular CC Enable x Setting this bits enables the compare circular buffer option on channel. When the bit is set, CCx register value is copied-back into the CCx register on UPDATE condition. # Bit 7 - CIPEREN: Circular Period Enable Setting this bits enable the period circular buffer option. When the bit is set, the PER register value is copied-back into the PERB register on UPDATE condition. # Bits 5:4 - RAMP[1:0]: Ramp Operation These bits select Ramp operation (RAMP). These bits are not synchronized. | Value | Name | Description | | | | |-------|--------|-----------------------------|--|--|--| | 0x0 | RAMP1 | RAMP1 operation | | | | | 0x1 | RAMP2A | Alternative RAMP2 operation | | | | | 0x2 | RAMP2 | RAMP2 operation | | | | | 0x3 | RAMP2C | Critical RAMP2 operation | | | | # Bits 2:0 - WAVEGEN[2:0]: Waveform Generation Operation These bits select the waveform generation operation. The settings impact the top value and control if frequency or PWM waveform generation should be used. These bits are not synchronized. | Value | Name | Description | | | | | | | |-------|------------|------------------|-----|------------|-----------------------------|------------------------------|-----------------|------| | | | Operation | Тор | Update | Waveform Output<br>On Match | Waveform Output<br>On Update | OVFIF/<br>Up Do | | | 0x0 | NFRQ | Normal Frequency | PER | TOP/Zero | Toggle | Stable | TOP | Zero | | 0x1 | MFRQ | Match Frequency | CC0 | TOP/Zero | Toggle | Stable | TOP | Zero | | 0x2 | NPWM | Normal PWM | PER | TOP/Zero | Set | Clear | TOP | Zero | | 0x3 | Reserved | _ | _ | _ | _ | _ | - | _ | | 0x4 | DSCRITICAL | Dual-slope PWM | PER | Zero | ~DIR | Stable | - | Zero | | 0x5 | DSBOTTOM | Dual-slope PWM | PER | Zero | ~DIR | Stable | - | Zero | | 0x6 | DSBOTH | Dual-slope PWM | PER | TOP & Zero | ~DIR | Stable | TOP | Zero | | 0x7 | DSTOP | Dual-slope PWM | PER | Zero | ~DIR | Stable | TOP | - | # 30.8.17 Period Value Name: PER Offset: 0x40 Reset: 0xFFFFFFF # Property: Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-------|-----|------|--------|--------|-----|-----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | PER[ | 17:10] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | PER | [9:2] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PER | [1:0] | | | DITHE | R[5:0] | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | # Bits 23:6 - PER[17:0]: Period Value These bits hold the value of the period buffer register. **Note:** When the TCC is configured as 16-bit timer/counter, the excess bits are read zero. **Note:** This bit field occupies the MSB of the register, [23:m]. m is dependent on the Resolution bit in the Control A register (CTRLA.RESOLUTION): | CTRLA.RESOLUTION | Bits [23:m] | |------------------|-----------------| | 0x0 - NONE | 23:0 | | 0x1 - DITH4 | 23:4 | | 0x2 - DITH5 | 23:5 | | 0x3 - DITH6 | 23:6 (depicted) | # Bits 5:0 - DITHER[5:0]: Dithering Cycle Number These bits hold the number of extra cycles that are added on the PWM pulse period every 64 PWM frames. **Note:** This bit field consists of the n LSB of the register. n is dependent on the value of the Resolution bits in the Control A register (CTRLA.RESOLUTION): | CTRLA.RESOLUTION | Bits [n:0] | |------------------|----------------| | 0x0 - NONE | - | | 0x1 - DITH4 | 3:0 | | 0x2 - DITH5 | 4:0 | | 0x3 - DITH6 | 5:0 (depicted) | # 30.8.18 Compare/Capture Channel x The CCx register represents the 16-, 24- bit value, CCx. The register has two functions, depending of the mode of operation. For capture operation, this register represents the second buffer level and access point for the CPU and DMA. For compare operation, this register is continuously compared to the counter value. Normally, the output form the comparator is then used for generating waveforms. CCx register is updated with the buffer value from their corresponding CCBx register when an UPDATE condition occurs. In addition, in match frequency operation, the CC0 register controls the counter period. Name: CCn **Offset:** 0x44 + n\*0x04 [n=0..3] **Reset**: 0x00000000 Property: Write-Synchronized, Read-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|-------|-----|------|-------|--------|-----|-----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CC[1 | 7:10] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | CC[ | 9:2] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CC | [1:0] | | | DITHE | R[5:0] | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | # Bits 23:6 – CC[17:0]: Channel x Compare/Capture Value These bits hold the value of the Channel x compare/capture register. **Note:** When the TCC is configured as 16-bit timer/counter, the excess bits are read zero. **Note:** This bit field occupies the m MSB of the register, [23:m]. m is dependent on the Resolution bit in the Control A register (CTRLA.RESOLUTION): | CTRLA.RESOLUTION | Bits [23:m] | |------------------|-------------| | 0x0 - NONE | 23:0 | | 0x1 - DITH4 | 23:4 | | CTRLA.RESOLUTION | Bits [23:m] | |------------------|-----------------| | 0x2 - DITH5 | 23:5 | | 0x3 - DITH6 | 23:6 (depicted) | ### Bits 5:0 - DITHER[5:0]: Dithering Cycle Number These bits hold the number of extra cycles that are added on the PWM pulse width every 64 PWM frames. **Note:** This bit field consists of the n LSB of the register. n is dependent on the value of the Resolution bits in the Control A register (CTRLA.RESOLUTION): | CTRLA.RESOLUTION | Bits [n:0] | |------------------|----------------| | 0x0 - NONE | - | | 0x1 - DITH4 | 3:0 | | 0x2 - DITH5 | 4:0 | | 0x3 - DITH6 | 5:0 (depicted) | #### 30.8.19 Pattern Buffer Name: PATTB Offset: 0x64 Reset: 0x0000 Property: Write-Synchronized, Read-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----|------------|-----|------|---------|-----|-----|-----| | | | PGVB0[7:0] | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | PGEE | 30[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 8:15, 16:23, 24:31, 32:39, 40:47, 48:55, 56:63, 64:71 – PGVBn: Pattern Generation Output Value Buffer This register is the buffer for the PGV register. If double buffering is used, valid content in this register is copied to the PGV register on an UPDATE condition. # Bits 0:7, 8:15, 16:23, 24:31, 32:39, 40:47, 48:55, 56:63 – PGEBn: Pattern Generation Output Enable Buffer This register is the buffer of the PGE register. If double buffering is used, valid content in this register is copied into the PGE register at an UPDATE condition. ### 30.8.20 Waveform Buffer Name: WAVEB Offset: 0x68 **Reset:** 0x00000000 Property: Write-Synchronized, Read-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|----|------|---------|----------|----------|---------------|----------| | | | | | | SWAPB 3 | SWAPB 2 | SWAPB 1 | SWAPB 0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | POLB3 | POLB2 | POLB1 | POLB0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | CICCENB3 | CICCENB2 | CICCENB1 | CICCENB0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CIPERENB | | RAME | PB[1:0] | | , | WAVEGENB[2:0] | ] | | Access | R/W | | R/W | R/W | | R/W | R/W | R/W | | Reset | 0 | | 0 | 0 | | 0 | 0 | 0 | ### Bits 24, 25, 26, 27 - SWAPB n: Swap DTI output pair x Buffer These register bits are the buffer bits for the SWAP register bits. If double buffering is used, valid content in these bits is copied to the corresponding SWAPx bits on an UPDATE condition. ### Bits 16, 17, 18, 19 - POLBn: Channel Polarity x Buffer These register bits are the buffer bits for POLx register bits. If double buffering is used, valid content in these bits is copied to the corresponding POBx bits on an UPDATE condition. ### Bits 8, 9, 10, 11 - CICCENBn: Circular CCx Buffer Enable These register bits are the buffer bits for CICCENx register bits. If double buffering is used, valid content in these bits is copied to the corresponding CICCENx bits on a UPDATE condition. ### Bit 7 - CIPERENB: Circular Period Enable Buffer This register bit is the buffer bit for CIPEREN register bit. If double buffering is used, valid content in this bit is copied to the corresponding CIPEREN bit on a UPDATE condition. ### Bits 5:4 - RAMPB[1:0]: Ramp Operation Buffer These register bits are the buffer bits for RAMP register bits. If double buffering is used, valid content in these bits is copied to the corresponding RAMP bits on a UPDATE condition. #### Bits 2:0 - WAVEGENB[2:0]: Waveform Generation Operation Buffer These register bits are the buffer bits for WAVEGEN register bits. If double buffering is used, valid content in these bits is copied to the corresponding WAVEGEN bits on a UPDATE condition. #### 30.8.21 Period Buffer Value Name: PERB Offset: 0x6C Reset: 0xFFFFFFF Property: Write-Synchronized, Read-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|--------|-----|-------|---------|---------|-----|-----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | PERB[ | [17:10] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | PERE | 3[9:2] | | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PERI | B[1:0] | | | DITHE | RB[5:0] | | | | Access | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ### Bits 23:6 - PERB[17:0]: Period Buffer Value These bits hold the value of the period buffer register. The value is copied to PER register on UPDATE condition. **Note:** When the TCC is configured as 16-bit timer/counter, the excess bits are read zero. **Note:** This bit field occupies the MSB of the register, [23:m]. m is dependent on the Resolution bit in the Control A register (CTRLA.RESOLUTION): | CTRLA.RESOLUTION | Bits [23:m] | |------------------|-----------------| | 0x0 - NONE | 23:0 | | 0x1 - DITH4 | 23:4 | | 0x2 - DITH5 | 23:5 | | 0x3 - DITH6 | 23:6 (depicted) | #### Bits 5:0 – DITHERB[5:0]: Dithering Buffer Cycle Number These bits represent the PER.DITHER bits buffer. When the double buffering is enabled, the value of this bit field is copied to the PER.DITHER bits on an UPDATE condition. **Note:** This bit field consists of the n LSB of the register. n is dependent on the value of the Resolution bits in the Control A register (CTRLA.RESOLUTION): | CTRLA.RESOLUTION | Bits [n:0] | |------------------|----------------| | 0x0 - NONE | - | | 0x1 - DITH4 | 3:0 | | 0x2 - DITH5 | 4:0 | | 0x3 - DITH6 | 5:0 (depicted) | ### 30.8.22 Channel x Compare/Capture Buffer Value CCBx is copied into CCx at TCC update time Name: CCBn **Offset:** 0x70 + n\*0x04 [n=0..3] **Reset:** 0x00000000 Property: Write-Synchronized, Read-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|----------|-----|-----|------|--------|---------|-----|-----| | | | | | | | | | | | Access | | | | | | | | | | Reset | | | | | | | | | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | CCB[ | 17:10] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | CCB | [9:2] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CCB[1:0] | | | | DITHE | RB[5:0] | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 23:6 - CCB[17:0]: Channel x Compare/Capture Buffer Value These bits hold the value of the Channel x Compare/Capture Buffer Value register. The register serves as the buffer for the associated compare or capture registers (CCx). Accessing this register using the CPU or DMA will affect the corresponding CCBVx status bit. Note: When the TCC is configured as 16-bit timer/counter, the excess bits are read zero. **Note:** This bit field occupies the MSB of the register, [23:m]. m is dependent on the Resolution bit in the Control A register (CTRLA.RESOLUTION): | CTRLA.RESOLUTION | Bits [23:m] | |------------------|-------------| | 0x0 - NONE | 23:0 | | 0x1 - DITH4 | 23:4 | | CTRLA.RESOLUTION | Bits [23:m] | |------------------|-----------------| | 0x2 - DITH5 | 23:5 | | 0x3 - DITH6 | 23:6 (depicted) | ### Bits 5:0 - DITHERB[5:0]: Dithering Buffer Cycle Number These bits represent the CCx.DITHER bits buffer. When the double buffering is enable, DITHERBUF bits value is copied to the CCx.DITHER bits on an UPDATE condition. **Note:** This bit field consists of the n LSB of the register. n is dependent on the value of the Resolution bits in the Control A register (CTRLA.RESOLUTION): | CTRLA.RESOLUTION | Bits [n:0] | |------------------|----------------| | 0x0 - NONE | - | | 0x1 - DITH4 | 3:0 | | 0x2 - DITH5 | 4:0 | | 0x3 - DITH6 | 5:0 (depicted) | ## 31. ADC – Analog-to-Digital Converter #### 31.1 Overview The Analog-to-Digital Converter (ADC) converts analog signals to digital values. The ADC has 12-bit resolution, and is capable of converting up to 350ksps. The input selection is flexible, and both differential and single-ended measurements can be performed. An optional gain stage is available to increase the dynamic range. In addition, several internal signal inputs are available. The ADC can provide both signed and unsigned results. ADC measurements can be started by either application software or an incoming event from another peripheral in the device. ADC measurements can be started with predictable timing, and without software intervention. Both internal and external reference voltages can be used. An integrated temperature sensor is available for use with the ADC. The bandgap voltage as well as the scaled I/O and core voltages can also be measured by the ADC. The ADC has a compare function for accurate monitoring of user-defined thresholds, with minimum software intervention required. The ADC may be configured for 8-, 10- or 12-bit results, reducing the conversion time. ADC conversion results are provided left- or right-adjusted, which eases calculation when the result is represented as a signed value. It is possible to use DMA to move ADC results directly to memory or peripherals when conversions are done. ### 31.2 Features - 8-, 10- or 12-bit resolution - Up to 350,000 samples per second (350ksps) - Differential and single-ended inputs - Up to 32 analog input - 25 positive and 10 negative, including internal and external - Five internal inputs - Bandgap - Temperature sensor - DAC - Scaled core supply - Scaled I/O supply - 1/2x to 16x gain - Single, continuous and pin-scan conversion options - Windowing monitor with selectable channel - Conversion range: - V<sub>ref</sub> [1v to V<sub>DDANA</sub> 0.6V] - ADCx \* GAIN [0V to -V<sub>ref</sub>] - Built-in internal reference and external reference options - Four bits for reference selection - Event-triggered conversion for accurate timing (one event input) - · Optional DMA transfer of conversion result - · Hardware gain and offset compensation - · Averaging and oversampling with decimation to support, up to 16-bit result - · Selectable sampling time ### 31.3 Block Diagram Figure 31-1. ADC Block Diagram # 31.4 Signal Description | Signal Name | Туре | Description | |-------------------------|--------------|------------------------------| | VREFA | Analog input | External reference voltage A | | VREFB | Analog input | External reference voltage B | | ADC[190] <sup>(1)</sup> | Analog input | Analog input channels | **Note:** Refer to *Configuration Summary* for details on exact number of analog input channels. **Note:** Refer to *I/O Multiplexing and Considerations* for details on the pin mapping for this peripheral. One signal can be mapped on several pins. **Related Links** I/O Multiplexing and Considerations #### 31.5 **Product Dependencies** In order to use this peripheral, other parts of the system must be configured correctly, as described below. #### 31.5.1 I/O Lines Using the ADC's I/O lines requires the I/O pins to be configured using the port configuration (PORT). #### Related Links PORT - I/O Pin Controller #### 31.5.2 **Power Management** The ADC will continue to operate in any sleep mode where the selected source clock is running. The ADC's interrupts can be used to wake up the device from sleep modes. Events connected to the event system can trigger other operations in the system without exiting sleep modes. ### **Related Links** PM - Power Manager #### 31.5.3 **Clocks** The ADC bus clock (CLK\_APB\_ADCx) can be enabled in the Main Clock, which also defines the default state. The ADC requires a generic clock (GCLK\_ADC). This clock must be configured and enabled in the Generic Clock Controller (GCLK) before using the ADC. A generic clock is asynchronous to the bus clock. Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to Synchronization for further details. #### Related Links Peripheral Clock Masking GCLK - Generic Clock Controller #### 31.5.4 **DMA** The DMA request line is connected to the DMA Controller (DMAC). Using the ADC DMA requests requires the DMA Controller to be configured first. #### **Related Links** DMAC - Direct Memory Access Controller #### 31.5.5 Interrupts The interrupt request line is connected to the interrupt controller. Using the ADC interrupt requires the interrupt controller to be configured first. #### Related Links Nested Vector Interrupt Controller #### 31.5.6 **Events** The events are connected to the Event System. #### **Related Links** EVSYS - Event System ### 31.5.7 Debug Operation When the CPU is halted in debug mode the ADC will halt normal operation. The ADC can be forced to continue operation during debugging. ### 31.5.8 Register Access Protection All registers with write-access are optionally write-protected by the peripheral access controller (PAC), except the following register: Interrupt Flag Status and Clear (INTFLAG) register Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. PAC write-protection does not apply to accesses through an external debugger. #### Related Links PAC - Peripheral Access Controller ### 31.5.9 Analog Connections I/O-pins AIN0 to AIN19 as well as the VREFA/VREFB reference voltage pin are analog inputs to the ADC. ### 31.5.10 Calibration The BIAS and LINEARITY calibration values from the production test must be loaded from the NVM Software Calibration Area into the ADC Calibration register (CALIB) by software to achieve specified accuracy. #### **Related Links** **NVM Software Calibration Area Mapping** ### 31.6 Functional Description ### 31.6.1 Principle of Operation By default, the ADC provides results with 12-bit resolution. 8-bit or 10-bit results can be selected in order to reduce the conversion time. The ADC has an oversampling with decimation option that can extend the resolution to 16 bits. The input values can be either internal (e.g., internal temperature sensor) or external (connected I/O pins). The user can also configure whether the conversion should be single-ended or differential. ### 31.6.2 Basic Operation #### 31.6.2.1 Initialization Before enabling the ADC, the asynchronous clock source must be selected and enabled, and the ADC reference must be configured. The first conversion after the reference is changed must not be used. All other configuration registers must be stable during the conversion. The source for GCLK\_ADC is selected and enabled in the System Controller (SYSCTRL). Refer to SYSCTRL – System Controller for more details. When GCLK\_ADC is enabled, the ADC can be enabled by writing a one to the Enable bit in the Control Register A (CTRLA.ENABLE). #### **Related Links** SYSCTRL – System Controller ### 31.6.2.2 Enabling, Disabling and Reset The ADC is enabled by writing a '1' to the Enable bit in the Control A register (CTRLA.ENABLE). The ADC is disabled by writing CTRLA.ENABLE=0. The ADC is reset by writing a '1' to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the ADC, except DBGCTRL, will be reset to their initial state, and the ADC will be disabled. The ADC must be disabled before it is reset. #### 31.6.2.3 Operation In the most basic configuration, the ADC samples values from the configured internal or external sources (INPUTCTRL register). The rate of the conversion depends on the combination of the GCLK\_ADCx frequency and the clock prescaler. To convert analog values to digital values, the ADC needs to be initialized first, as described in Initialization. Data conversion can be started either manually by setting the Start bit in the Software Trigger register (SWTRIG.START=1), or automatically by configuring an automatic trigger to initiate the conversions. A free-running mode can be used to continuously convert an input channel. When using free-running mode the first conversion must be started, while subsequent conversions will start automatically at the end of previous conversions. The automatic trigger can be configured to trigger on many different conditions. The result of the conversion is stored in the Result register (RESULT) overwriting the result from the previous conversion. To avoid data loss if more than one channel is enabled, the conversion result must be read as soon as it is available (INTFLAG.RESRDY). Failing to do so will result in an overrun error condition, indicated by the OVERRUN bit in the Interrupt Flag Status and Clear register (INTFLAG.OVERRUN). When the RESRDY interrupt flag is set, the new result has been synchronized to the RESULT register. To enable one of the available interrupts sources, the corresponding bit in the Interrupt Enable Set register (INTENSET) must be written to '1'. #### 31.6.3 Prescaler The ADC is clocked by GCLK\_ADC. There is also a prescaler in the ADC to enable conversion at lower clock rates. Refer to CTRLB for details on prescaler settings. Figure 31-2. ADC Prescaler The propagation delay of an ADC measurement depends on the selected mode and is given by: Single-shot mode: $$PropagationDelay = \frac{1 + \frac{Resolution}{2} + DelayGain}{f_{CLK+-ADC}}$$ • Free-running mode: $$\label{eq:propagationDelay} \begin{aligned} \text{PropagationDelay} &= \frac{\frac{\text{Resolution}}{2} + \text{DelayGain}}{f_{\text{CLK+}-\text{ADC}}} \end{aligned}$$ Table 31-1. Delay Gain | | | Delay Gain (in CLK_ADC Period) | | | | | | |----------|----------------------|--------------------------------|----------------------|-------------------|-------------------|--|--| | | INTPUTCTRL.GAIN[3:0] | Free-running mo | ode | Single shot mode | | | | | Name | | Differential<br>Mode | Single-Ended<br>Mode | Differential mode | Single-Ended mode | | | | 1X | 0x0 | 0 | 0 | 0 | 1 | | | | 2X | 0x1 | 0 | 1 | 0.5 | 1.5 | | | | 4X | 0x2 | 1 | 1 | 1 | 2 | | | | 8X | 0x3 | 1 | 2 | 1.5 | 2.5 | | | | 16X | 0x4 | 2 | 2 | 2 | 3 | | | | Reserved | 0x5 0xE | Reserved | Reserved | Reserved | Reserved | | | | DIV2 | 0xF | 0 | 1 | 0.5 | 1.5 | | | ### 31.6.4 ADC Resolution The ADC supports 8-bit, 10-bit or 12-bit resolution. Resolution can be changed by writing the Resolution bit group in the Control B register (CTRLB.RESSEL). By default, the ADC resolution is set to 12 bits. ### 31.6.5 Differential and Single-Ended Conversions The ADC has two conversion options: differential and single-ended: - If the positive input may go below the negative input, the **differential** mode should be used in order to get correct results. - If the positive input is always positive, the **single-ended** conversion should be used in order to have full 12-bit resolution in the conversion. The negative input must be connected to ground. This ground could be the internal GND, IOGND or an external ground connected to a pin. Refer to the Control B (CTRLB) register for selection details. If the positive input may go below the negative input, creating some negative results, the differential mode should be used in order to get correct results. The differential mode is enabled by setting DIFFMODE bit in the Control B register (CTRLB.DIFFMODE). Both conversion types could be run in single mode or in free-running mode. When the free-running mode is selected, an ADC input will continuously sample the input and performs a new conversion. The INTFLAG.RESRDY bit will be set at the end of each conversion. #### **Related Links** **CTRLB** #### 31.6.5.1 Conversion Timing The following figure shows the ADC timing for one single conversion. A conversion starts after the software or event start are synchronized with the GCLK\_ADC clock. The input channel is sampled in the first half CLK\_ADC period. Figure 31-3. ADC Timing for One Conversion in Differential Mode without Gain The sampling time can be increased by using the Sampling Time Length bit group in the Sampling Time Control register (SAMPCTRL.SAMPLEN). As example, the next figure is showing the timing conversion. Figure 31-4. ADC Timing for One Conversion in Differential Mode without Gain, but with Increased Sampling Time #### 31.6.6 Accumulation The result from multiple consecutive conversions can be accumulated. The number of samples to be accumulated is specified by the Number of Samples to be Collected field in the Average Control register (AVGCTRL.SAMPLENUM). When accumulating more than 16 samples, the result will be too large to match the 16-bit RESULT register size. To avoid overflow, the result is right shifted automatically to fit within the available register size. The number of automatic right shifts is specified in the table below. **Note:** To perform the accumulation of two or more samples, the Conversion Result Resolution field in the Control B register (CTRLB.RESSEL) must be set. Table 31-2. Accumulation | Number of<br>Accumulated<br>Samples | AVGCTRL.<br>SAMPLENUM | Intermediate<br>Result Precision | Number of<br>Automatic<br>Right Shifts | Final Result<br>Precision | Automatic<br>Division<br>Factor | |-------------------------------------|-----------------------|----------------------------------|----------------------------------------|---------------------------|---------------------------------| | 1 | 0x0 | 12 bits | 0 | 12 bits | 0 | | 2 | 0x1 | 13 bits | 0 | 13 bits | 0 | | Number of<br>Accumulated<br>Samples | AVGCTRL.<br>SAMPLENUM | Intermediate<br>Result Precision | Number of<br>Automatic<br>Right Shifts | Final Result<br>Precision | Automatic<br>Division<br>Factor | |-------------------------------------|-----------------------|----------------------------------|----------------------------------------|---------------------------|---------------------------------| | 4 | 0x2 | 14 bits | 0 | 14 bits | 0 | | 8 | 0x3 | 15 bits | 0 | 15 bits | 0 | | 16 | 0x4 | 16 bits | 0 | 16 bits | 0 | | 32 | 0x5 | 17 bits | 1 | 16 bits | 2 | | 64 | 0x6 | 18 bits | 2 | 16 bits | 4 | | 128 | 0x7 | 19 bits | 3 | 16 bits | 8 | | 256 | 0x8 | 20 bits | 4 | 16 bits | 16 | | 512 | 0x9 | 21 bits | 5 | 16 bits | 32 | | 1024 | 0xA | 22 bits | 6 | 16 bits | 64 | | Reserved | 0xB - 0xF | 12 bits | | 12 bits | 0 | ### 31.6.7 Averaging Averaging is a feature that increases the sample accuracy, at the cost of a reduced sampling rate. This feature is suitable when operating in noisy conditions. Averaging is done by accumulating m samples, as described in Accumulation, and dividing the result by m. The averaged result is available in the RESULT register. The number of samples to be accumulated is specified by writing to AVGCTRL.SAMPLENUM. The division is obtained by a combination of the automatic right shift described above, and an additional right shift that must be specified by writing to the Adjusting Result/Division Coefficient field in AVGCTRL (AVGCTRL.ADJRES). **Note:** To perform the averaging of two or more samples, the Conversion Result Resolution field in the Control B register (CTRLB.RESSEL) must be set to '1'. Averaging AVGCTRL.SAMPLENUM samples will reduce the un-averaged sampling rate by a factor AVGCTRL.SAMPLENUM. When the averaged result is available, the INTFLAG.RESRDY bit will be set. Table 31-3. Averaging | Number of<br>Accumulated<br>Samples | AVGCTRL.<br>SAMPLENUM | Intermediate<br>Result<br>Precision | Number of<br>Automatic<br>Right Shifts | Division<br>Factor | AVGCTRL.ADJRES | Total<br>Number<br>of Right<br>Shifts | Final Result<br>Precision | Automatic<br>Division<br>Factor | |-------------------------------------|-----------------------|-------------------------------------|----------------------------------------|--------------------|----------------|---------------------------------------|---------------------------|---------------------------------| | 1 | 0x0 | 12 bits | 0 | 1 | 0x0 | | 12 bits | 0 | | 2 | 0x1 | 13 | 0 | 2 | 0x1 | 1 | 12 bits | 0 | | 4 | 0x2 | 14 | 0 | 4 | 0x2 | 2 | 12 bits | 0 | | 8 | 0x3 | 15 | 0 | 8 | 0x3 | 3 | 12 bits | 0 | | 16 | 0x4 | 16 | 0 | 16 | 0x4 | 4 | 12 bits | 0 | | 32 | 0x5 | 17 | 1 | 16 | 0x4 | 5 | 12 bits | 2 | | 64 | 0x6 | 18 | 2 | 16 | 0x4 | 6 | 12 bits | 4 | | Number of<br>Accumulated<br>Samples | AVGCTRL.<br>SAMPLENUM | Intermediate<br>Result<br>Precision | Number of<br>Automatic<br>Right Shifts | Division<br>Factor | AVGCTRL.ADJRES | Total<br>Number<br>of Right<br>Shifts | Final Result<br>Precision | Automatic<br>Division<br>Factor | |-------------------------------------|-----------------------|-------------------------------------|----------------------------------------|--------------------|----------------|---------------------------------------|---------------------------|---------------------------------| | 128 | 0x7 | 19 | 3 | 16 | 0x4 | 7 | 12 bits | 8 | | 256 | 0x8 | 20 | 4 | 16 | 0x4 | 8 | 12 bits | 16 | | 512 | 0x9 | 21 | 5 | 16 | 0x4 | 9 | 12 bits | 32 | | 1024 | 0xA | 22 | 6 | 16 | 0x4 | 10 | 12 bits | 64 | | Reserved | 0xB-0xF | | | | 0x0 | | 12 bits | 0 | ### 31.6.8 Oversampling and Decimation By using oversampling and decimation, the ADC resolution can be increased from 12 bits up to 16 bits, for the cost of reduced effective sampling rate. To increase the resolution by n bits, 4<sup>n</sup> samples must be accumulated. The result must then be right-shifted by n bits. This right-shift is a combination of the automatic right-shift and the value written to AVGCTRL.ADJRES. To obtain the correct resolution, the ADJRES must be configured as described in the table below. This method will result in n bit extra LSB resolution. Table 31-4. Configuration Required for Oversampling and Decimation | Result<br>Resolution | Number of<br>Samples to<br>Average | AVGCTRL.SAMPLENUM[3:0] | Number of<br>Automatic<br>Right Shifts | AVGCTRL.ADJRES[2:0] | |----------------------|------------------------------------|------------------------|----------------------------------------|---------------------| | 13 bits | 4 <sup>1</sup> = 4 | 0x2 | 0 | 0x1 | | 14 bits | 4 <sup>2</sup> = 16 | 0x4 | 0 | 0x2 | | 15 bits | 4 <sup>3</sup> = 64 | 0x6 | 2 | 0x1 | | 16 bits | 4 <sup>4</sup> = 256 | 0x8 | 4 | 0x0 | #### 31.6.9 Window Monitor The window monitor feature allows the conversion result in the RESULT register to be compared to predefined threshold values. The window mode is selected by setting the Window Monitor Mode bits in the Window Monitor Control register (WINCTRL.WINMODE[2:0]). Threshold values must be written in the Window Monitor Lower Threshold register (WINLT) and Window Monitor Upper Threshold register (WINUT). If differential input is selected, the WINLT and WINUT are evaluated as signed values. Otherwise they are evaluated as unsigned values. The significant WINLT and WINUT bits are given by the precision selected in the Conversion Result Resolution bit group in the Control B register (CTRLB.RESSEL). This means that e.g. in 8-bit mode, only the eight lower bits will be considered. In addition, in differential mode, the eighth bit will be considered as the sign bit, even if the ninth bit is zero. The INTFLAG.WINMON interrupt flag will be set if the conversion result matches the window monitor condition. ### 31.6.10 Offset and Gain Correction Inherent gain and offset errors affect the absolute accuracy of the ADC. The offset error is defined as the deviation of the actual ADC transfer function from an ideal straight line at zero input voltage. The offset error cancellation is handled by the Offset Correction register (OFFSETCORR). The offset correction value is subtracted from the converted data before writing the Result register (RESULT). The gain error is defined as the deviation of the last output step's midpoint from the ideal straight line, after compensating for offset error. The gain error cancellation is handled by the Gain Correction register (GAINCORR). To correct these two errors, the Digital Correction Logic Enabled bit in the Control B register (CTRLB.CORREN) must be set to ". Offset and gain error compensation results are both calculated according to: Result = $(Conversion value + - OFFSETCORR) \cdot GAINCORR$ The correction will introduce a latency of 13 CLK\_ADC clock cycles. In free running mode this latency is introduced on the first conversion only, since its duration is always less than the propagation delay. In single conversion mode this latency is introduced for each conversion. Figure 31-8. ADC Timing Correction Enabled ### 31.6.11 DMA Operation The ADC generates the following DMA request: Result Conversion Ready (RESRDY): the request is set when a conversion result is available and cleared when the RESULT register is read. When the averaging operation is enabled, the DMA request is set when the averaging is completed and result is available. #### 31.6.12 Interrupts The ADC has the following interrupt sources: Result Conversion Ready: RESRDY Window Monitor: WINMON Overrun: OVERRUN Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear (INTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled, or the ADC is reset. An interrupt flag is cleared by writing a one to the corresponding bit in the INTFLAG register. Each peripheral can have one interrupt request line per interrupt source or one common interrupt request line for all the interrupt sources. This is device dependent. Refer to *Nested Vector Interrupt Controller* for details. The user must read the INTFLAG register to determine which interrupt condition is present. #### **Related Links** Nested Vector Interrupt Controller #### 31.6.13 Events The ADC can generate the following output events: - Result Ready (RESRDY): Generated when the conversion is complete and the result is available. - Window Monitor (WINMON): Generated when the window monitor condition match. Setting an Event Output bit in the Event Control Register (EVCTRL.xxEO=1) enables the corresponding output event. Clearing this bit disables the corresponding output event. Refer to the *Event System* chapter for details on configuring the event system. The peripheral can take the following actions on an input event: - Start conversion (START): Start a conversion. - Conversion flush (FLUSH): Flush the conversion. Setting an Event Input bit in the Event Control register (EVCTRL.xxEI=1) enables the corresponding action on input event. Clearing this bit disables the corresponding action on input event. **Note:** If several events are connected to the ADC, the enabled action will be taken on any of the incoming events. The events must be correctly routed in the Event System. #### **Related Links** EVSYS - Event System #### 31.6.14 Sleep Mode Operation The Run in Standby bit in the Control A register (CTRLA.RUNSTDBY) controls the behavior of the ADC during standby sleep mode. When CTRLA.RUNSTDBY=0, the ADC is disabled during sleep, but maintains its current configuration. When CTRLA.RUNSTDBY=1, the ADC continues to operate during sleep. Note that when CTRLA.RUNSTDBY=0, the analog blocks are powered off for the lowest power consumption. This necessitates a start-up time delay when the system returns from sleep. When CTRLA.RUNSTDBY=1, any enabled ADC interrupt source can wake up the CPU. While the CPU is sleeping, ADC conversion can only be triggered by events. #### 31.6.15 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. The Synchronization Ready interrupt can be used to signal when synchronization is complete. If an operation that requires synchronization is executed while STATUS.SYNCBUSY=1, the bus will be stalled. All operations will complete successfully, but the CPU will be stalled and interrupts will be pending as long as the bus is stalled. The following bits are synchronized when written: - Software Reset bit in the Control A register (CTRLA.SWRST) - Enable bit in the Control A register (CTRLA.ENABLE) The following registers are synchronized when written: © 2017 Microchip Technology Inc. Datasheet Complete - Control B (CTRLB) - Software Trigger (SWTRIG) - Window Monitor Control (WINCTRL) - Input Control (INPUTCTRL) - Window Upper/Lower Threshold (WINUT/WINLT) Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. The following registers are synchronized when read: - Software Trigger (SWTRIG) - Input Control (INPUTCTRL) Required read-synchronization is denoted by the "Read-Synchronized" property in the register description. #### **Related Links** Register Synchronization ### 31.7 Register Summary | Offset | Name | Bit | | | | | | | | | |--------|------------|-------|----------|---------|-------------|----------------|---------|-------------|--------------|----------| | | | Pos. | | | | | | | | | | 0x00 | CTRLA | 7:0 | | | | | | RUNSTDBY | ENABLE | SWRST | | 0x01 | REFCTRL | 7:0 | REFCOMP | | | | | REFS | EL[3:0] | | | 0x02 | AVGCTRL | 7:0 | | | ADJRES[2:0] | | | SAMPLE | NUM[3:0] | | | 0x03 | SAMPCTRL | 7:0 | | | | | SAMPL | -EN[5:0] | | | | 0x04 | OTDI D | 7:0 | | | RESS | EL[1:0] | CORREN | FREERUN | LEFTADJ | DIFFMODE | | 0x05 | CTRLB | 15:8 | | | | | | Р | RESCALER[2: | 0] | | 0x06 | Reserved | | | | | | | | | | | 0x07 | Reserved | | | | | | | | | | | 0x08 | WINCTRL | 7:0 | | | | | | | WINMODE[2:0] | ] | | 0x09 | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x0B | | | | | | | | | | | | 0x0C | SWTRIG | 7:0 | | | | | | | START | FLUSH | | 0x0D | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x0F | | | | | | | | | | | | 0x10 | | 7:0 | | | | | | MUXPOS[4:0] | | | | 0x11 | INPUTCTRL | 15:8 | | | MUXNEG[4:0] | | | | | | | 0x12 | INFOTOTILE | 23:16 | | INPUTOR | FSET[3:0] | INPUTSCAN[3:0] | | | | | | 0x13 | | 31:24 | | | | | | GAIN | N[3:0] | | | 0x14 | EVCTRL | 7:0 | | | WINMONEO | RESRDYEO | | | SYNCEI | STARTEI | | 0x15 | Reserved | | | | | | | | | | | 0x16 | INTENCLR | 7:0 | | | | | SYNCRDY | WINMON | OVERRUN | RESRDY | | 0x17 | INTENSET | 7:0 | | | | | SYNCRDY | WINMON | OVERRUN | RESRDY | | 0x18 | INTFLAG | 7:0 | | | | | SYNCRDY | WINMON | OVERRUN | RESRDY | | 0x19 | STATUS | 7:0 | SYNCBUSY | | | | | | | | | Offset | Name | Bit<br>Pos. | | | | | | | | |--------|-------------------|-------------|--------------------|--|--|--|--|--|--| | | | Pos. | | | | | | | | | 0x1A | RESULT | 7:0 | RESULT[7:0] | | | | | | | | 0x1B | RESULI | 15:8 | RESULT[15:8] | | | | | | | | 0x1C | VA/INII T | 7:0 | WINLT[7:0] | | | | | | | | 0x1D | WINLT | 15:8 | WINLT[15:8] | | | | | | | | 0x1E | Reserved | | | | | | | | | | 0x1F | Reserved | | | | | | | | | | 0x20 | NAME II IT | 7:0 | WINUT[7:0] | | | | | | | | 0x21 | WINUT | 15:8 | WINUT[15:8] | | | | | | | | 0x22 | Reserved | | | | | | | | | | 0x23 | Reserved | | | | | | | | | | 0x24 | CAINICODD | 7:0 | GAINCORR[7:0] | | | | | | | | 0x25 | GAINCORR | 15:8 | GAINCORR[11:8] | | | | | | | | 0x26 | OFFOFTOODD | 7:0 | OFFSETCORR[7:0] | | | | | | | | 0x27 | OFFSETCORR | 15:8 | OFFSETCORR[11:8] | | | | | | | | 0x28 | CALIB 7:0<br>15:8 | | LINEARITY_CAL[7:0] | | | | | | | | 0x29 | | | BIAS_CAL[2:0] | | | | | | | | 0x2A | DBGCTRL | 7:0 | DBGRUN | | | | | | | ### 31.8 Register Description Registers can be 8, 16 or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Write-protection is denoted by the Write-Protected property in each individual register description. Some registers require synchronization when read and/or written. Synchronization is denoted by the Write-Synchronized or the Read-Synchronized property in each individual register description. Some registers are enable-protected, meaning they can be written only when the ADC is disabled. Enable-protection is denoted by the Enable-Protected property in each individual register description. ### 31.8.1 Control A Name: CTRLA Offset: 0x00 Reset: 0x00 **Property:** Write-Protected ### Bit 2 - RUNSTDBY: Run in Standby This bit indicates whether the ADC will continue running in standby sleep mode or not: | Value | Description | |-------|---------------------------------------------------------------| | 0 | The ADC is halted during standby sleep mode. | | 1 | The ADC continues normal operation during standby sleep mode. | ### Bit 1 - ENABLE: Enable Due to synchronization, there is a delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately and the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set. STATUS.SYNCBUSY will be cleared when the operation is complete. | 1 | Value | Description | |---|-------|----------------------| | | 0 | The ADC is disabled. | | | 1 | The ADC is enabled. | ### Bit 0 - SWRST: Software Reset Writing a zero to this bit has no effect. Writing a one to this bit resets all registers in the ADC, except DBGCTRL, to their initial state, and the ADC will be disabled. Writing a one to CTRL.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization, there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and STATUS.SYNCBUSY will both be cleared when the reset is complete. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | The reset operation is ongoing. | ### 31.8.2 Reference Control Name: REFCTRL Offset: 0x01 Reset: 0x00 **Property:** Write-Protected ### Bit 7 - REFCOMP: Reference Buffer Offset Compensation Enable The accuracy of the gain stage can be increased by enabling the reference buffer offset compensation. This will decrease the input impedance and thus increase the start-up time of the reference. | Value | Description | |-------|---------------------------------------------------| | 0 | Reference buffer offset compensation is disabled. | | 1 | Reference buffer offset compensation is enabled. | ### Bits 3:0 - REFSEL[3:0]: Reference Selection These bits select the reference for the ADC. Table 31-5. Reference Selection | REFSEL[3:0] | Name | Description | |-------------|---------|-------------------------------------| | 0x0 | INT1V | 1.0V voltage reference | | 0x1 | INTVCC0 | 1/1.48 VDDANA | | 0x2 | INTVCC1 | 1/2 VDDANA (only for VDDANA > 2.0V) | | 0x3 | VREFA | External reference | | 0x4 | VREFB | External reference | | 0x5-0xF | | Reserved | ### 31.8.3 Average Control Name: AVGCTRL Offset: 0x02 Reset: 0x00 **Property:** Write-Protected ### Bits 6:4 - ADJRES[2:0]: Adjusting Result / Division Coefficient These bits define the division coefficient in 2n steps. ### Bits 3:0 - SAMPLENUM[3:0]: Number of Samples to be Collected These bits define how many samples should be added together. The result will be available in the Result register (RESULT). Note: if the result width increases, CTRLB.RESSEL must be changed. | SAMPLENUM[3:0] | Name | Description | |----------------|------|-------------| | 0x0 | 1 | 1 sample | | 0x1 | 2 | 2 samples | | 0x2 | 4 | 4 samples | | 0x3 | 8 | 8 samples | | 0x4 | 16 | 16 samples | | 0x5 | 32 | 32 samples | | 0x6 | 64 | 64 samples | | 0x7 | 128 | 128 samples | | 0x8 | 256 | 256 samples | | 0x9 | 512 | 512 samples | | SAMPLENUM[3:0] | Name | Description | |----------------|------|--------------| | 0xA | 1024 | 1024 samples | | 0xB-0xF | | Reserved | ### 31.8.4 Sampling Time Control Name: SAMPCTRL **Offset:** 0x03 **Reset:** 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-----|-------|----------|-----|-----| | | | | | | SAMPL | .EN[5:0] | | | | Access | | • | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 5:0 - SAMPLEN[5:0]: Sampling Time Length These bits control the ADC sampling time in number of half CLK\_ADC cycles, depending of the prescaler value, thus controlling the ADC input impedance. Sampling time is set according to the equation: Sampling time = $$(SAMPLEN+1) \cdot \left(\frac{CLK_{ADC}}{2}\right)$$ ### 31.8.5 Control B Name: CTRLB Offset: 0x04 Reset: 0x0000 Property: Write-Protected, Write-Synchronized ### Bits 10:8 - PRESCALER[2:0]: Prescaler Configuration These bits define the ADC clock relative to the peripheral clock. | PRESCALER[2:0] | Name | Description | |----------------|------|-------------------------------| | 0x0 | DIV4 | Peripheral clock divided by 4 | | 0x1 | DIV8 | Peripheral clock divided by 8 | | PRESCALER[2:0] | Name | Description | |----------------|--------|---------------------------------| | 0x2 | DIV16 | Peripheral clock divided by 16 | | 0x3 | DIV32 | Peripheral clock divided by 32 | | 0x4 | DIV64 | Peripheral clock divided by 64 | | 0x5 | DIV128 | Peripheral clock divided by 128 | | 0x6 | DIV256 | Peripheral clock divided by 256 | | 0x7 | DIV512 | Peripheral clock divided by 512 | ### Bits 5:4 - RESSEL[1:0]: Conversion Result Resolution These bits define whether the ADC completes the conversion at 12-, 10- or 8-bit result resolution. | RESSEL[1:0] | Name | Description | |-------------|-------|---------------------------| | 0x0 | 12BIT | 12-bit result | | 0x1 | 16BIT | For averaging mode output | | 0x2 | 10BIT | 10-bit result | | 0x3 | 8BIT | 8-bit result | ### Bit 3 - CORREN: Digital Correction Logic Enabled | Value | Description | |-------|-----------------------------------------------------------------------------------------------| | 0 | Disable the digital result correction. | | 1 | Enable the digital result correction. The ADC conversion result in the RESULT register is | | | then corrected for gain and offset based on the values in the GAINCAL and OFFSETCAL | | | registers. Conversion time will be increased by X cycles according to the value in the Offset | | | Correction Value bit group in the Offset Correction register. | ### Bit 2 - FREERUN: Free Running Mode | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------| | 0 | The ADC run is single conversion mode. | | 1 | The ADC is in free running mode and a new conversion will be initiated when a previous conversion completes. | ### Bit 1 - LEFTADJ: Left-Adjusted Result | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The ADC conversion result is right-adjusted in the RESULT register. | | 1 | The ADC conversion result is left-adjusted in the RESULT register. The high byte of the 12-bit result will be present in the upper part of the result register. Writing this bit to zero (default) will right-adjust the value in the RESULT register. | ### Bit 0 - DIFFMODE: Differential Mode | Value | Description | |-------|-------------------------------------------------------------------------------------------| | 0 | The ADC is running in singled-ended mode. | | 1 | The ADC is running in differential mode. In this mode, the voltage difference between the | | | MUXPOS and MUXNEG inputs will be converted by the ADC. | #### 31.8.6 Window Monitor Control Name: WINCTRL Offset: 0x08 Reset: 0x00 Property: Write-Protected, Write-Synchronized ### Bits 2:0 - WINMODE[2:0]: Window Monitor Mode These bits enable and define the window monitor mode. | WINMODE[2:0] | Name | Description | |--------------|---------|-----------------------------------| | 0x0 | DISABLE | No window mode (default) | | 0x1 | MODE1 | Mode 1: RESULT > WINLT | | 0x2 | MODE2 | Mode 2: RESULT < WINUT | | 0x3 | MODE3 | Mode 3: WINLT < RESULT < WINUT | | 0x4 | MODE4 | Mode 4: !(WINLT < RESULT < WINUT) | | 0x5-0x7 | | Reserved | ### 31.8.7 Software Trigger Name: SWTRIG Offset: 0x0C Reset: 0x00 Property: Write-Protected, Write-Synchronized ### Bit 1 - START: ADC Start Conversion Writing this bit to zero will have no effect. | Value | Description | |-------|-----------------------------------------------------------------------------------------| | 0 | The ADC will not start a conversion. | | 1 | The ADC will start a conversion. The bit is cleared by hardware when the conversion has | | | started. Setting this bit when it is already set has no effect. | ### Bit 0 - FLUSH: ADC Conversion Flush After the flush, the ADC will resume where it left off; i.e., if a conversion was pending, the ADC will start a new conversion. Writing this bit to zero will have no effect. | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | No flush action. | | 1 | "Writing a '1' to this bit will flush the ADC pipeline. A flush will restart the ADC clock on the next peripheral clock edge, and all conversions in progress will be aborted and lost. This bit will be cleared after the ADC has been flushed. | | | After the flush, the ADC will resume where it left off; i.e., if a conversion was pending, the ADC will start a new conversion. | ### 31.8.8 Input Control Name: INPUTCTRL Offset: 0x10 **Reset:** 0x00000000 Property: Write-Protected, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|-----|---------|-----------|-----|-----------|-------------|----------|-----| | | | | | | GAIN[3:0] | | | | | Access | | | | • | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | INPUTOF | FSET[3:0] | | | INPUTS | CAN[3:0] | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | MUXNEG[4:0] | | | | Access | | | | R/W | R/W | R/W | R/W | R/W | | Reset | | | | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | MUXPOS[4:0] | | | | Access | | | | R/W | R/W | R/W | R/W | R/W | | Reset | | | | 0 | 0 | 0 | 0 | 0 | ## Bits 27:24 - GAIN[3:0]: Gain Factor Selection These bits set the gain factor of the ADC gain stage. | GAIN[3:0] | Name | Description | |-----------|------|-------------| | 0x0 | 1X | 1x | | 0x1 | 2X | 2x | | 0x2 | 4X | 4x | | 0x3 | 8X | 8x | | 0x4 | 16X | 16x | | GAIN[3:0] | Name | Description | |-----------|------|-------------| | 0x5-0xE | | Reserved | | 0xF | DIV2 | 1/2x | ### Bits 23:20 - INPUTOFFSET[3:0]: Positive Mux Setting Offset The pin scan is enabled when INPUTSCAN != 0. Writing these bits to a value other than zero causes the first conversion triggered to be converted using a positive input equal to MUXPOS + INPUTOFFSET. Setting this register to zero causes the first conversion to use a positive input equal to MUXPOS. After a conversion, the INPUTOFFSET register will be incremented by one, causing the next conversion to be done with the positive input equal to MUXPOS + INPUTOFFSET. The sum of MUXPOS and INPUTOFFSET gives the input that is actually converted. ### Bits 19:16 - INPUTSCAN[3:0]: Number of Input Channels Included in Scan This register gives the number of input sources included in the pin scan. The number of input sources included is INPUTSCAN + 1. The input channels included are in the range from MUXPOS + INPUTOFFSET + INPUTSCAN. The range of the scan mode must not exceed the number of input channels available on the device. ### Bits 12:8 - MUXNEG[4:0]: Negative Mux Input Selection These bits define the Mux selection for the negative ADC input. selections. | Value | Name | Description | |---------------|--------------------------------------|-----------------| | 0x00 | PIN0 | ADC AIN0 pin | | 0x01 | PIN1 | ADC AIN1 pin | | 0x02 | PIN2 | ADC AIN2 pin | | 0x03 | PIN3 | ADC AIN3 pin | | 0x04 | PIN4 | ADC AIN4 pin | | 0x05 | PIN5 | ADC AIN5 pin | | 0x06 | PIN6 | ADC AIN6 pin | | 0x07 | PIN7 | ADC AIN7 pin | | 0x08-0x1<br>7 | Reserved | | | 0x18 | GND | Internal ground | | 0x19 | IOGND | I/O ground | | 0x1A-0x1 | Reserved | | | F | Note: 1. Only available in SAM R21G. | | #### Bits 4:0 – MUXPOS[4:0]: Positive Mux Input Selection These bits define the Mux selection for the positive ADC input. The following table shows the possible input selections. If the internal bandgap voltage or temperature sensor input channel is selected, then the Sampling Time Length bit group in the SamplingControl register must be written. | MUXPOS[4:0] | Group configuration | Description | |-------------|---------------------|--------------| | 0x00 | PIN0 | ADC AIN0 pin | | 0x01 | PIN1 | ADC AIN1 pin | | 0x02 | PIN2 | ADC AIN2 pin | | MUXPOS[4:0] | Group configuration | Description | |-------------|---------------------|------------------------| | 0x03 | PIN3 | ADC AIN3 pin | | 0x04 | PIN4 | ADC AIN4 pin | | 0x05 | PIN5 | ADC AIN5 pin | | 0x06 | PIN6 | ADC AIN6 pin | | 0x07 | PIN7 | ADC AIN7 pin | | 0x08 | PIN8 | ADC AIN8 pin | | 0x09 | PIN9 | ADC AIN9 pin | | 0x0A | PIN10 | ADC AIN10 pin | | 0x0B | PIN11 | ADC AIN11 pin | | 0x0C | PIN12 | ADC AIN12 pin | | 0x0D | PIN13 | ADC AIN13 pin | | 0x0E | PIN14 | ADC AIN14 pin | | 0x0F | PIN15 | ADC AIN15 pin | | 0x10 | PIN16 | ADC AIN16 pin | | 0x11 | PIN17 | ADC AIN17 pin | | 0x12 | PIN18 | ADC AIN18 pin | | 0x13 | PIN19 | ADC AIN19 pin | | 0x14-0x17 | | Reserved | | 0x18 | TEMP | Temperature reference | | 0x19 | BANDGAP | Bandgap voltage | | 0x1A | SCALEDCOREVCC | 1/4 scaled core supply | | 0x1B | SCALEDIOVCC | 1/4 scaled I/O supply | | 0x1C | DAC | DAC output | | 0x1D-0x1F | | Reserved | ### 31.8.9 Event Control Name: EVCTRL Offset: 0x14 Reset: 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|----------|----------|---|---|--------|---------| | | | | WINMONEO | RESRDYEO | | | SYNCEI | STARTEI | | Access | | | R/W | R/W | | | R/W | R/W | | Reset | | | 0 | 0 | | | 0 | 0 | #### Bit 5 - WINMONEO: Window Monitor Event Out This bit indicates whether the Window Monitor event output is enabled or not and an output event will be generated when the window monitor detects something. | Value | Description | |-------|-----------------------------------------------------------------------------| | 0 | Window Monitor event output is disabled and an event will not be generated. | | 1 | Window Monitor event output is enabled and an event will be generated. | ### Bit 4 – RESRDYEO: Result Ready Event Out This bit indicates whether the Result Ready event output is enabled or not and an output event will be generated when the conversion result is available. | Value | Description | |-------|---------------------------------------------------------------------------| | 0 | Result Ready event output is disabled and an event will not be generated. | | 1 | Result Ready event output is enabled and an event will be generated. | ### Bit 1 – SYNCEI: Synchronization Event In | Value | Description | |-------|-------------------------------------------------------------------------| | 0 | A flush and new conversion will not be triggered on any incoming event. | | 1 | A flush and new conversion will be triggered on any incoming event. | ### Bit 0 - STARTEI: Start Conversion Event In | Value | Description | |-------|---------------------------------------------------------------| | 0 | A new conversion will not be triggered on any incoming event. | | 1 | A new conversion will be triggered on any incoming event. | ### 31.8.10 Interrupt Enable Clear Name: INTENCLR Offset: 0x16 Reset: 0x00 **Property:** Write-Protected | Bit | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|---|---|---|---------|--------|---------|--------|--| | | | | | | SYNCRDY | WINMON | OVERRUN | RESRDY | | | Access | | | | | R/W | R/W | R/W | R/W | | | Reset | | | | | 0 | 0 | 0 | 0 | | ### Bit 3 – SYNCRDY: Synchronization Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Synchronization Ready Interrupt Enable bit and the corresponding interrupt request. | Value | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | The Synchronization Ready interrupt is disabled. | | 1 | The Synchronization Ready interrupt is enabled, and an interrupt request will be generated when the Synchronization Ready interrupt flag is set. | ### Bit 2 - WINMON: Window Monitor Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Window Monitor Interrupt Enable bit and the corresponding interrupt request. | Value | Description | |-------|----------------------------------------------------------------------------------------------| | 0 | The window monitor interrupt is disabled. | | 1 | The window monitor interrupt is enabled, and an interrupt request will be generated when the | | | Window Monitor interrupt flag is set. | ### Bit 1 - OVERRUN: Overrun Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Overrun Interrupt Enable bit and the corresponding interrupt request. | Value | Description | |-------|----------------------------------------------------------------------------------------------------------------------| | 0 | The Overrun interrupt is disabled. | | 1 | The Overrun interrupt is enabled, and an interrupt request will be generated when the Overrun interrupt flag is set. | ### Bit 0 - RESRDY: Result Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will clear the Result Ready Interrupt Enable bit and the corresponding interrupt request. | Value | Description | |-------|--------------------------------------------------------------------------------------------| | 0 | The Result Ready interrupt is disabled. | | 1 | The Result Ready interrupt is enabled, and an interrupt request will be generated when the | | | Result Ready interrupt flag is set. | ### 31.8.11 Interrupt Enable Set Name: INTENSET Offset: 0x17 Reset: 0x00 **Property:** Write-Protected ### Bit 3 – SYNCRDY: Synchronization Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Synchronization Ready Interrupt Enable bit, which enables the Synchronization Ready interrupt. | Value | Description | |-------|--------------------------------------------------| | 0 | The Synchronization Ready interrupt is disabled. | | 1 | The Synchronization Ready interrupt is enabled. | ### Bit 2 - WINMON: Window Monitor Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Window Monitor Interrupt bit and enable the Window Monitor interrupt. | Value | Description | |-------|-------------------------------------------| | 0 | The Window Monitor interrupt is disabled. | | 1 | The Window Monitor interrupt is enabled. | ### Bit 1 – OVERRUN: Overrun Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Overrun Interrupt bit and enable the Overrun interrupt. | 1 | Value | Description | |---|-------|------------------------------------| | | 0 | The Overrun interrupt is disabled. | | | 1 | The Overrun interrupt is enabled. | ### Bit 0 - RESRDY: Result Ready Interrupt Enable Writing a zero to this bit has no effect. Writing a one to this bit will set the Result Ready Interrupt bit and enable the Result Ready interrupt. | Value | Description | |-------|-----------------------------------------| | 0 | The Result Ready interrupt is disabled. | | 1 | The Result Ready interrupt is enabled. | ### 31.8.12 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x18 Reset: 0x00 Property: - ### Bit 3 – SYNCRDY: Synchronization Ready This flag is cleared by writing a one to the flag. This flag is set on a one-to-zero transition of the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY), except when caused by an enable or software reset, and will generate an interrupt request if INTENCLR/SET.SYNCRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Synchronization Ready interrupt flag. #### Bit 2 - WINMON: Window Monitor This flag is cleared by writing a one to the flag or by reading the RESULT register. This flag is set on the next GCLK\_ADC cycle after a match with the window monitor condition, and an interrupt request will be generated if INTENCLR/SET.WINMON is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Window Monitor interrupt flag. #### Bit 1 - OVERRUN: Overrun This flag is cleared by writing a one to the flag. This flag is set if RESULT is written before the previous value has been read by CPU, and an interrupt request will be generated if INTENCLR/SET.OVERRUN is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Overrun interrupt flag. ### Bit 0 - RESRDY: Result Ready This flag is cleared by writing a one to the flag or by reading the RESULT register. This flag is set when the conversion result is available, and an interrupt will be generated if INTENCLR/SET.RESRDY is one. Writing a zero to this bit has no effect. Writing a one to this bit clears the Result Ready interrupt flag. ### 31.8.13 Status Name: STATUS Offset: 0x19 Reset: 0x00 Property: - Access R Reset 0 ### Bit 7 – SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. #### 31.8.14 Result Name: RESULT Offset: 0x1A Reset: 0x0000 ### Property: Read-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|--------------|----|----|----|----|----|---|---| | | RESULT[15:8] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RESULT[7:0] | | | | | | | | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 15:0 - RESULT[15:0]: Result Conversion Value These bits will hold up to a 16-bit ADC result, depending on the configuration. In single conversion mode without averaging, the ADC conversion will produce a 12-bit result, which can be left- or right-shifted, depending on the setting of CTRLB.LEFTADJ. If the result is left-adjusted (CTRLB.LEFTADJ), the high byte of the result will be in bit position [15:8], while the remaining 4 bits of the result will be placed in bit locations [7:4]. This can be used only if an 8-bit result is required; i.e., one can read only the high byte of the entire 16-bit register. If the result is not left-adjusted (CTRLB.LEFTADJ) and no oversampling is used, the result will be available in bit locations [11:0], and the result is then 12 bits long. If oversampling is used, the result will be located in bit locations [15:0], depending on the settings of the Average Control register (AVGCTRL). #### 31.8.15 Window Monitor Lower Threshold Name: WINLT Offset: 0x1C Reset: 0x0000 Property: Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-------------|-----|-----|------|--------|-----|-----|-----| | | WINLT[15:8] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | WINL | T[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 15:0 - WINLT[15:0]: Window Lower Threshold If the window monitor is enabled, these bits define the lower threshold value. ### 31.8.16 Window Monitor Upper Threshold Name: WINUT **Offset:** 0x20 **Reset:** 0x0000 Property: Write-Protected, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-------------|-----|-----|------|--------|-----|-----|-----| | | WINUT[15:8] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | WINU | T[7:0] | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 15:0 - WINUT[15:0]: Window Upper Threshold If the window monitor is enabled, these bits define the upper threshold value. ### 31.8.17 Gain Correction Name: GAINCORR **Offset:** 0x24 **Reset:** 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |--------|-----|-----|-----|-------|----------|----------------|-----|-----|--| | | | | | | | GAINCORR[11:8] | | | | | Access | | | | | R/W | R/W | R/W | R/W | | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | GAINC | ORR[7:0] | | | | | | Access | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Bits 11:0 - GAINCORR[11:0]: Gain Correction Value If the CTRLB.CORREN bit is one, these bits define how the ADC conversion result is compensated for gain error before being written to the result register. The gain-correction is a fractional value, a 1-bit integer plusan 11-bit fraction, and therefore 1/2 <= GAINCORR < 2. GAINCORR values range from 0.10000000000 to 1.111111111111. #### 31.8.18 Offset Correction Name: OFFSETCORR **Offset**: 0x26 **Reset**: 0x0000 Property: Write-Protected | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|-----------------|-----|-----|-----|-----|---------|-----------|-----| | | | | | | | OFFSETC | ORR[11:8] | | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OFFSETCORR[7:0] | | | | | | | | | Access | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 11:0 - OFFSETCORR[11:0]: Offset Correction Value If the CTRLB.CORREN bit is one, these bits define how the ADC conversion result is compensated for offset error before being written to the Result register. This OFFSETCORR value is in two's complement format. #### 31.8.19 Calibration Name: CALIB Offset: 0x28 Reset: 0x0000 Property: Write-Protected ### Bits 10:8 - BIAS\_CAL[2:0]: Bias Calibration Value This value from production test must be loaded from the NVM software calibration area into the CALIB register by software to achieve the specified accuracy. The value must be copied only, and must not be changed. ### Bits 7:0 - LINEARITY\_CAL[7:0]: Linearity Calibration Value This value from production test must be loaded from the NVM software calibration area into the CALIB register by software to achieve the specified accuracy. The value must be copied only, and must not be changed. ### 31.8.20 Debug Control Name: DBGCTRL Offset: 0x2A Reset: 0x00 **Property:** Write-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|--------| | | | | | | | | | DBGRUN | | Access | | | | | | | | R/W | | Reset | | | | | | | | 0 | ## Bit 0 - DBGRUN: Debug Run This bit can be changed only while the ADC is disabled. This bit should be written only while a conversion is not ongoing. | Value | Description | |-------|-------------------------------------------------------| | 0 | The ADC is halted during debug mode. | | 1 | The ADC continues normal operation during debug mode. | # 32. AC - Analog Comparators #### 32.1 Overview The Analog Comparator (AC) supports multiple individual comparators. Each comparator (COMP) compares the voltage levels on two inputs, and provides a digital output based on this comparison. Each comparator may be configured to generate interrupt requests and/or peripheral events upon several different combinations of input change. Hysteresis and propagation delay are two important properties of the comparators' dynamic behavior. Both parameters may be adjusted to achieve the optimal operation for each application. The input selection includes four shared analog port pins and several internal signals. Each comparator output state can also be output on a pin for use by external devices. The comparators are always grouped in pairs on each port. The AC peripheral implements one or two pairs of comparators. These are called Comparator 0 (COMP0) and Comparator 1 (COMP1). for the first pair and Comparator 2 (COMP2) and Comparator 3 (COMP3) for the second pair. They have identical behaviors, but separate control registers. Each pair can be set in window mode to compare a signal to a voltage range instead of a single voltage level. ### 32.2 Features - Four individual comparators - · Selectable propagation delay versus current consumption - Selectable hysteresis - 4-levels or Off - Analog comparator outputs available on pins - Asynchronous or synchronous - Flexible input selection: - Four pins selectable for positive or negative inputs - Ground (for zero crossing) - Bandgap reference voltage - 64-level programmable VDD scaler per comparator - DAC (if available) - · Interrupt generation on: - Rising or falling edge - Toggle - End of comparison - Window function interrupt generation on: - Signal above window - Signal inside window - Signal below window - Signal outside window - Event generation on: - Comparator output - Window function inside/outside window - Optional digital filter on comparator output - Low-power option - Single-shot support # 32.3 Block Diagram Figure 32-1. Analog Comparator Block Diagram (First Pair) AIN4 □ CMP2 COMP2 AIN5 **HYSTERESIS** VDD **INTERRUPTS** SCALER ENABLE INTERRUPT INTERRUPT MODE **SENSITIVITY** CONTROL DAC **COMPCTRLn WINCTRL EVENTS** WINDOW **ENABLE FUNCTION** GCLK AC BANDGAF **HYSTERESIS** AIN6 □ CMP3 COMP3 AIN7 □ Figure 32-2. Analog Comparator Block Diagram (Second Pair) # 32.4 Signal Description | Signal | Description | Туре | |---------|----------------|--------------------| | AIN[70] | Analog input | Comparator inputs | | CMP[30] | Digital output | Comparator outputs | Refer to *I/O Multiplexing and Considerations* for details on the pin mapping for this peripheral. One signal can be mapped on several pins. ## **Related Links** I/O Multiplexing and Considerations # 32.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. # 32.5.1 I/O Lines Using the AC's I/O lines requires the I/O pins to be configured. Refer to PORT - I/O Pin Controller for details. ## **Related Links** PORT - I/O Pin Controller ## 32.5.2 Power Management The AC will continue to operate in any sleep mode where the selected source clock is running. The AC's interrupts can be used to wake up the device from sleep modes. Events connected to the event system can trigger other operations in the system without exiting sleep modes. ### **Related Links** PM - Power Manager ### 32.5.3 Clocks The AC bus clock (CLK\_AC\_APB) can be enabled and disabled in the Power Manager, and the default state of CLK\_AC\_APB can be found in the Peripheral Clock Masking section in the Power Manager description. Two generic clocks (GCLK\_AC\_DIG and GCLK\_AC\_ANA) are used by the AC. The digital clock (GCLK\_AC\_DIG) is required to provide the sampling rate for the comparators, while the analog clock (GCLK\_AC\_ANA) is required for low voltage operation (VDDANA < 2.5V) to ensure that the resistance of the analog input multiplexors remains low. These clocks must be configured and enabled in the Generic Clock Controller before using the peripheral. This generic clock is asynchronous to the bus clock (CLK\_AC\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to Synchronization for further details. #### **Related Links** PM - Power Manager #### 32.5.4 DMA Not applicable. ## 32.5.5 Interrupts The interrupt request lines are connected to the interrupt controller. Using the AC interrupts requires the interrupt controller to be configured first. Refer to *Nested Vector Interrupt Controller* for details. ### **Related Links** Nested Vector Interrupt Controller ### 32.5.6 Events The events are connected to the Event System. Refer to *EVSYS – Event System* for details on how to configure the Event System. # **Related Links** EVSYS – Event System ## 32.5.7 Debug Operation When the CPU is halted in debug mode, this peripheral will continue normal operation. If the peripheral is configured to require periodical service by the CPU through interrupts or similar, improper operation or data loss may result during debugging. This peripheral can be forced to halt operation during debugging. ### 32.5.8 Register Access Protection All registers with write-access can be write-protected optionally by the Peripheral Access Controller (PAC), except the following registers: Control B register (CTRLB) ## Interrupt Flag register (INTFLAG) Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. PAC write-protection does not apply to accesses through an external debugger. #### **Related Links** PAC - Peripheral Access Controller ### 32.5.9 Analog Connections Each comparator has up to four I/O pins that can be used as analog inputs. Each pair of comparators shares the same four pins. These pins must be configured for analog operation before using them as comparator inputs. Any internal reference source, such as a bandgap voltage reference, or DAC must be configured and enabled prior to its use as a comparator input. # 32.6 Functional Description ## 32.6.1 Principle of Operation Each comparator has one positive input and one negative input. Each positive input may be chosen from a selection of analog input pins. Each negative input may be chosen from a selection of both analog input pins and internal inputs, such as a bandgap voltage reference. The digital output from the comparator is '1' when the difference between the positive and the negative input voltage is positive, and '0' otherwise. The individual comparators can be used independently (normal mode) or paired to form a window comparison (window mode). ### 32.6.2 Basic Operation ### 32.6.2.1 Initialization Before enabling the AC, the input and output events must be configured in the Event Control register (EVCTRL). These settings cannot be changed while the AC is enabled. # 32.6.2.2 Enabling, Disabling and Resetting The AC is enabled by writing a '1' to the Enable bit in the Control A register (CTRLA.ENABLE). The AC is disabled writing a '0' to CTRLA.ENABLE. The AC is reset by writing a '1' to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the AC will be reset to their initial state, and the AC will be disabled. Refer to *CTRLA* for details. The individual comparators must be also enabled by writing a '1' to the Enable bit in the Comparator x Control registers (COMPCTRLx.ENABLE). However, when the AC is disabled, this will also disable the individual comparators, but will not clear their COMPCTRLx.ENABLE bits. ## **Related Links** **CTRLA** ### 32.6.2.3 Comparator Configuration Each individual comparator must be configured by its respective Comparator Control register (COMPCTRLx) before that comparator is enabled. These settings cannot be changed while the comparator is enabled. - Select the desired measurement mode with COMPCTRLx.SINGLE. See Starting a Comparison for more details. - Select the hysteresis with the COMPCTRLx.HYST bit. See Input Hysteresis for more details. - Select the comparator speed versus power with COMPCTRLx.SPEED. See Propagation Delay vs. Power Consumption for more details. - Select the interrupt source with COMPCTRLx.INTSEL. - Select the positive and negative input sources with the COMPCTRLx.MUXPOS and COMPCTRLx.MUXNEG bits. See Selecting Comparator Inputs for more details. - Select the filtering option with COMPCTRLx.FLEN. - Select standby operation with Run in Standby bit (COMPCTRLx.RUNSTDBY). The individual comparators are enabled by writing a '1' to the Enable bit in the Comparator x Control registers (COMPCTRLx.ENABLE). The individual comparators are disabled by writing a '0' to COMPCTRLx.ENABLE. Writing a '0' to CTRLA.ENABLE will also disable all the comparators, but will not clear their COMPCTRLx.ENABLE bits. ### 32.6.2.4 Starting a Comparison Each comparator channel can be in one of two different measurement modes, determined by the Single bit in the Comparator x Control register (COMPCTRLx.SINGLE): - Continuous measurement - Single-shot After being enabled, a start-up delay is required before the result of the comparison is ready. This start-up time is measured automatically to account for environmental changes, such as temperature or voltage supply level, and is specified in *Electrical Characteristics*. During the start-up time, the COMP output is not available. The comparator can be configured to generate interrupts when the output toggles, when the output changes from '0' to '1' (rising edge), when the output changes from '1' to '0' (falling edge) or at the end of the comparison. An end-of-comparison interrupt can be used with the single-shot mode to chain further events in the system, regardless of the state of the comparator outputs. The interrupt mode is set by the Interrupt Selection bit group in the Comparator Control register (COMPCTRLx.INTSEL). Events are generated using the comparator output state, regardless of whether the interrupt is enabled or not. ### **Related Links** ### Electrical Characteristics ### Continuous Measurement Continuous measurement is selected by writing COMPCTRLx.SINGLE to zero. In continuous mode, the comparator is continuously enabled and performing comparisons. This ensures that the result of the latest comparison is always available in the Current State bit in the Status A register (STATUSA.STATEx). After the start-up time has passed, a comparison is done and STATUSA is updated. The Comparator x Ready bit in the Status B register (STATUSB.READYx) is set, and the appropriate peripheral events and interrupts are also generated. New comparisons are performed continuously until the COMPCTRLx.ENABLE bit is written to zero. The start-up time applies only to the first comparison. In continuous operation, edge detection of the comparator output for interrupts is done by comparing the current and previous sample. The sampling rate is the CLK\_AC\_DIG frequency. An example of continuous measurement is shown in the next figure. Figure 32-3. Continuous Measurement Example For low-power operation, comparisons can be performed during sleep modes without a clock. The comparator is enabled continuously, and changes of the comparator state are detected asynchronously. When a toggle occurs, the Power Manager will start CLK\_AC\_DIG to register the appropriate peripheral events and interrupts. The CLK\_AC\_DIG clock is then disabled again automatically, unless configured to wake up the system from sleep. ### **Related Links** **Electrical Characteristics** ### Single-Shot Single-shot operation is selected by writing COMPCTRLx.SINGLE to '1'. During single-shot operation, the comparator is normally idle. The user starts a single comparison by writing '1' to the respective Start Comparison bit in the write-only Control B register (CTRLB.STARTx). The comparator is enabled, and after the start-up time has passed, a single comparison is done and STATUSA is updated. Appropriate peripheral events and interrupts are also generated. No new comparisons will be performed. Writing '1' to CTRLB.STARTx also clears the Comparator x Ready bit in the Status B register (STATUSB.READYx). STATUSB.READYx is set automatically by hardware when the single comparison has completed. To remove the need for polling, an additional means of starting the comparison is also available. A read of the Status C register (STATUSC) will start a comparison on all comparators currently configured for single-shot operation. The read will stall the bus until all enabled comparators are ready. If a comparator is already busy with a comparison, the read will stall until the current comparison is compete, and a new comparison will not be started. A single-shot measurement can also be triggered by the Event System. Setting the Comparator x Event Input bit in the Event Control Register (EVCTRL.COMPEIx) enables triggering on incoming peripheral events. Each comparator can be triggered independently by separate events. Event-triggered operation is similar to user-triggered operation; the difference is that a peripheral event from another hardware module causes the hardware to automatically start the comparison and clear STATUSB.READYx. To detect an edge of the comparator output in single-shot operation for the purpose of interrupts, the result of the current measurement is compared with the result of the previous measurement (one sampling period earlier). An example of single-shot operation is shown in the figure below. Figure 32-4. Single-Shot Example For low-power operation, event-triggered measurements can be performed during sleep modes. When the event occurs, the Power Manager will start CLK\_AC\_DIG. The comparator is enabled, and after the startup time has passed, a comparison is done and appropriate peripheral events and interrupts are also generated. The comparator and CLK\_AC\_DIG are then disabled again automatically, unless configured to wake up the system from sleep. ### **Related Links** **Electrical Characteristics** ## 32.6.3 Selecting Comparator Inputs Each comparator has one positive and one negative input. The positive input is one of the external input pins (AINx). The negative input can be fed either from an external input pin (AINx) or from one of the several internal reference voltage sources common to all comparators. The user selects the input source as follows: - The positive input is selected by the Positive Input MUX Select bit group in the Comparator Control register (COMPCTRLx.MUXPOS) - The negative input is selected by the Negative Input MUX Select bit group in the Comparator Control register (COMPCTRLx.MUXNEG) In the case of using an external I/O pin, the selected pin must be configured for analog use in the PORT Controller by disabling the digital input and output. The switching of the analog input multiplexers is controlled to minimize crosstalk between the channels. The input selection must be changed only while the individual comparator is disabled. Note: For internal use of the comparison results by the CCL, this bit must be 0x1 or 0x2. ## 32.6.4 Window Operation Each comparator pair can be configured to work together in window mode. In this mode, a voltage range is defined, and the comparators give information about whether an input signal is within this range or not. Window mode is enabled by the Window Enable x bit in the Window Control register (WINCTRL.WENx). Both comparators in a pair must have the same measurement mode setting in their respective Comparator Control Registers (COMPCTRLx.SINGLE). To physically configure the pair of comparators for window mode, the same I/O pin must be chosen as positive input for each comparator, providing a shared input signal. The negative inputs define the range for the window. In Figure 32-5, COMP0 defines the upper limit and COMP1 defines the lower limit of the window, as shown but the window will also work in the opposite configuration with COMP0 lower and COMP1 higher. The current state of the window function is available in the Window x State bit group of the Status register (STATUS.WSTATEx). Window mode can be configured to generate interrupts when the input voltage changes to below the window, when the input voltage changes to above the window, when the input voltage changes into the window or when the input voltage changes outside the window. The interrupt selections are set by the Window Interrupt Selection bit field in the Window Control register (WINCTRL.WINTSEL). Events are generated using the inside/outside state of the window, regardless of whether the interrupt is enabled or not. Note that the individual comparator outputs, interrupts and events continue to function normally during window mode. When the comparators are configured for window mode and single-shot mode, measurements are performed simultaneously on both comparators. Writing '1' to either Start Comparison bit in the Control B register (CTRLB.STARTx) will start a measurement. Likewise either peripheral event can start a measurement. STATE0 COMP0 UPPER LIMIT OF WINDOW WSTATE[1:0] **INTERRUPT** SENSITIVITY **INTERRUPTS** CONTROL **INPUT SIGNAL** WINDOW **FUNCTION EVENTS** STATE1 COMP1 LOWER LIMIT OF WINDOW Figure 32-5. Comparators in Window Mode #### 32.6.5 **Voltage Doubler** The AC contains a voltage doubler that can reduce the resistance of the analog multiplexors when the supply voltage is below 2.5V. The voltage doubler is normally switched on/off automatically based on the supply level. When enabling the comparators, additional start-up time is required for the voltage doubler to settle. If the supply voltage is guaranteed to be above 2.5V, the voltage doubler can be disabled by writing the Low-Power Mux bit in the Control A register (CTRLA.LPMUX) to one. Disabling the voltage doubler saves power and reduces the start-up time. #### 32.6.6 **V<sub>DDANA</sub>** Scaler The V<sub>DDANA</sub> scaler generates a reference voltage that is a fraction of the device's supply voltage, with 64 levels. One independent voltage channel is dedicated for each comparator. The scaler of a comparator is enabled when the Negative Input Mux bit field in the respective Comparator Control register (COMPCTRLx.MUXNEG) is set to 0x5 and the comparator is enabled. The voltage of each channel is selected by the Value bit field in the Scaler x registers (SCALERx.VALUE). **Datasheet Complete** 40001883A-page 620 © 2017 Microchip Technology Inc. Figure 32-6. V<sub>DDANA</sub> Scaler ## 32.6.7 Input Hysteresis Application software can selectively enable/disable hysteresis for the comparison. Applying hysteresis will help prevent constant toggling of the output, which can be caused by noise when the input signals are close to each other. Hysteresis is enabled for each comparator individually by the Hysteresis Enable bit in the Comparator x Control register (COMPCTRLx.HYSTEN). Hysteresis is available only in continuous mode (COMPCTRLx.SINGLE=0). ### 32.6.8 Propagation Delay vs. Power Consumption It is possible to trade off comparison speed for power efficiency to get the shortest possible propagation delay or the lowest power consumption. The speed setting is configured for each comparator individually by the Speed bit group in the Comparator x Control register (COMPCTRLx.SPEED). The Speed bits select the amount of bias current provided to the comparator, and as such will also affect the start-up time. ### 32.6.9 Filtering The output of the comparators can be filtered digitally to reduce noise. The filtering is determined by the Filter Length bits in the Comparator Control x register (COMPCTRLx.FLEN), and is independent for each comparator. Filtering is selectable from none, 3-bit majority (N=3) or 5-bit majority (N=5) functions. Any change in the comparator output is considered valid only if N/2+1 out of the last N samples agree. The filter sampling rate is the GCLK AC frequency. Note that filtering creates an additional delay of N-1 sampling cycles from when a comparison is started until the comparator output is validated. For continuous mode, the first valid output will occur when the required number of filter samples is taken. Subsequent outputs will be generated every cycle based on the current sample plus the previous N-1 samples, as shown in Figure 32-7. For single-shot mode, the comparison completes after the Nth filter sample, as shown in Figure 32-8. During sleep modes, filtering is supported only for single-shot measurements. Filtering must be disabled if continuous measurements will be done during sleep modes, or the resulting interrupt/event may be generated incorrectly. ## 32.6.10 Comparator Output The output of each comparator can be routed to an I/O pin by setting the Output bit group in the Comparator Control x register (COMPCTRLx.OUT). This allows the comparator to be used by external circuitry. Either the raw, non-synchronized output of the comparator or the CLK\_AC-synchronized version, including filtering, can be used as the I/O signal source. The output appears on the corresponding CMP[x] pin. ## 32.6.11 Offset Compensation The Swap bit in the Comparator Control registers (COMPCTRLx.SWAP) controls switching of the input signals to a comparator's positive and negative terminals. When the comparator terminals are swapped, the output signal from the comparator is also inverted, as shown in Figure 32-9. This allows the user to measure or compensate for the comparator input offset voltage. As part of the input selection, COMPCTRLx.SWAP can be changed only while the comparator is disabled. Figure 32-9. Input Swapping for Offset Compensation ### 32.6.12 Interrupts The AC has the following interrupt sources: - Comparator (COMP0, COMP1, COMP2, COMP3): Indicates a change in comparator status. - Window (WIN0, WIN1): Indicates a change in the window status. Comparator interrupts are generated based on the conditions selected by the Interrupt Selection bit group in the Comparator Control registers (COMPCTRLx.INTSEL). Window interrupts are generated based on the conditions selected by the Window Interrupt Selection bit group in the Window Control register (WINCTRL.WINTSELx[1:0]). Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear (INTFLAG) register is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled, or the AC is reset. See INFLAG register for details on how to clear interrupt flags. All interrupt requests from the peripheral are ORed together on system level to generate one combined interrupt request to the NVIC. The user must read the INTFLAG register to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated. #### Related Links Nested Vector Interrupt Controller ### 32.6.13 Events The AC can generate the following output events: - Comparator (COMP0, COMP1, COMP2, COMP3): Generated as a copy of the comparator status - Window (WIN0, WIN1): Generated as a copy of the window inside/outside status Output events must be enabled to be generated. Writing a one to an Event Output bit in the Event Control register (EVCTRL.COMPEOx) enables the corresponding output event. Writing a zero to this bit disables the corresponding output event. The events must be correctly routed in the Event System. The AC can take the following action on an input event: - Single-shot measurement - Single-shot measurement in window mode Writing a one to an Event Input bit into the Event Control register (EVCTRL.COMPEIx) enables the corresponding action on input event. Writing a zero to this bit disables the corresponding action on input event. Note that if several events are connected to the AC, the enabled action will be taken on any of the incoming events. Refer to the Event System chapter for details on configuring the event system. When EVCTRL.COMPEIx is one, the event will start a comparison on COMPx after the start-up time delay. In normal mode, each comparator responds to its corresponding input event independently. For a pair of comparators in window mode, either comparator event will trigger a comparison on both comparators simultaneously. # 32.6.14 Sleep Mode Operation The Run in Standby bits in the Comparator x Control registers (COMPCTRLx.RUNSTDBY) control the behavior of the AC during standby sleep mode. Each RUNSTDBY bit controls one comparator. When the bit is zero, the comparator is disabled during sleep, but maintains its current configuration. When the bit is one, the comparator continues to operate during sleep. Note that when RUNSTDBY is zero, the analog blocks are powered off for the lowest power consumption. This necessitates a start-up time delay when the system returns from sleep. When RUNSTDBY is one, any enabled AC interrupt source can wake up the CPU. While the CPU is sleeping, single-shot comparisons are only triggerable by events. The AC can also be used during sleep modes where the clock used by the AC is disabled, provided that the AC is still powered (not in shutdown). In this case, the behavior is slightly different and depends on the measurement mode. Table 32-1. Sleep Mode Operation | COMPCTRLx.MODE | RUNSTDBY=0 | RUNSTDBY=1 | |-----------------|----------------|--------------------------------------------------------------------------| | 0 (Continuous) | COMPx disabled | GCLK_AC_DIG stopped, COMPx enabled | | 1 (Single-shot) | COMPx disabled | GCLK_AC_DIG stopped, COMPx enabled only when triggered by an input event | #### 32.6.14.1 Continuous Measurement during Sleep When a comparator is enabled in continuous measurement mode and GCLK\_AC\_DIG is disabled during sleep, the comparator will remain continuously enabled and will function asynchronously. The current state of the comparator is asynchronously monitored for changes. If an edge matching the interrupt condition is found, GCLK\_AC\_DIG is started to register the interrupt condition and generate events. If the interrupt is enabled in the Interrupt Enable registers (INTENCLR/SET), the AC can wake up the device; otherwise GCLK\_AC\_DIG is disabled until the next edge detection. Filtering is not possible with this configuration. Figure 32-10. Continuous Mode SleepWalking ### 32.6.14.2 Single-Shot Measurement during Sleep For low-power operation, event-triggered measurements can be performed during sleep modes. When the event occurs, the Power Manager will start GCLK\_AC\_DIG. The comparator is enabled, and after the start-up time has passed, a comparison is done, with filtering if desired, and the appropriate peripheral events and interrupts are also generated, as the figure below. The comparator and GCLK\_AC\_DIG are then disabled again automatically, unless configured to wake the system from sleep. Filtering is allowed with this configuration. Figure 32-11. Single-Shot SleepWalking ### 32.6.15 Synchronization Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. The following bits are synchronized when written: Software Reset bit in control register (CTRLA.SWRST) - Enable bit in control register (CTRLA.ENABLE) - Enable bit in Comparator Control register (COMPCTRLn.ENABLE) The following registers are synchronized when written: Window Control register (WINCTRL) Required write-synchronization is denoted by the "Write-Synchronized" property in the register description. # **Related Links** Register Synchronization # 32.7 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------------|--------------------|----------------|----------|---------|-------------|----------|---------|----------|---------------------|---------| | 0x00 | CTRLA | 7:0 | LPMUX | | | | | RUNSTDBY | ENABLE | SWRST | | 0x01 | CTRLB | 7:0 | | | | | START3 | START2 | START1 | START0 | | 0x02 | EVCTRL | 7:0 | | | WINEO1 | WINEO0 | COMPEO3 | COMPEO2 | COMPEO1 | COMPEO0 | | 0x03 | EVCIRL | 15:8 | | | | | COMPEI3 | COMPEI2 | COMPEI1 | COMPEI0 | | 0x04 | INTENCLR | 7:0 | | | WIN1 | WIN0 | COMP3 | COMP2 | COMP1 | COMP0 | | 0x05 | INTENSET | 7:0 | | | WIN1 | WIN0 | COMP3 | COMP2 | COMP1 | COMP0 | | 0x06 | INTFLAG | 7:0 | | | WIN1 | WIN0 | COMP3 | COMP2 | COMP1 | COMP0 | | 0x07 | Reserved | | | | | | | | | | | 0x08 | STATUSA | 7:0 | WSTAT | E1[1:0] | WSTA | ΓΕ0[1:0] | STATE3 | STATE2 | STATE1 | STATE0 | | 0x09 | STATUSB | 7:0 | SYNCBUSY | | | | READY3 | READY2 | READY1 | READY0 | | 0x0A | STATUSC | 7:0 | WSTAT | E1[1:0] | WSTA | ΓΕ0[1:0] | STATE3 | STATE2 | STATE1 | STATE0 | | 0x0B | Reserved | | | | | | | | | | | 0x0C | WINCTRL | 7:0 | | WINTS | EL1[1:0] | WEN1 | | WINTSI | EL0[1:0] | WEN0 | | 0x0D | | | | | | | | | | | | <br>0x0F | Reserved | | | | | | | | | | | | | 7:0 | | INITO | <br>EL[1:0] | | CDEE | D[1:0] | SINGLE | ENABLE | | 0x10<br>0x11 | | 15:8 | SWAP | IINTO | | OS[1:0] | SPEE | | MUXNEG[2:0] | | | 0x11 | COMPCTRL0 | 23:16 | SWAP | | IVIUXP | US[1.0] | HYST | | OUT | | | 0x12<br>0x13 | | 31:24 | | | | | пты | | | [1.0] | | 0x13 | | 7:0 | | INITO | <br>EL[1:0] | | CDEE | D[1:0] | FLEN[2:0]<br>SINGLE | ENABLE | | 0x14<br>0x15 | | 15:8 | SWAP | IINTO | | OS[1:0] | SPEE | | MUXNEG[2:0] | | | | COMPCTRL1 | | SWAP | | IVIUXP | US[1.0] | LIVOT | | | | | 0x16<br>0x17 | | 23:16<br>31:24 | | | | | HYST | | OUT<br>FLEN[2:0] | [1.0] | | 0x17<br>0x18 | | 31.24 | | | | | | | FLEIN[Z.U] | | | | Reserved | | | | | | | | | | | <br>0x1F | Reserved | | | | | | | | | | | 0x1F<br>0x20 | SCALER0 | 7:0 | | | | | \/A11 | E[5:0] | | | | 0x20<br>0x21 | SCALERO<br>SCALER1 | 7:0 | | | | | | E[5:0] | | | | UXZI | SUALERI | 7.0 | | | | | VALU | ∟[J.U] | | | # 32.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC write-protection is denoted by the "PAC Write-Protection" property in each individual register description. For details, refer to *Register Access Protection*. Some registers are synchronized when read and/or written. Synchronization is denoted by the "Write-Synchronized" or the "Read-Synchronized" property in each individual register description. For details, refer to *Synchronization*. Some registers are enable-protected, meaning they can only be written when the peripheral is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. ### 32.8.1 Control A Name: CTRLA Offset: 0x00 Reset: 0x00 Property: PAC Write-Protection, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---|---|---|---|----------|--------|-------| | | LPMUX | | | | | RUNSTDBY | ENABLE | SWRST | | Access | R/W | | | | | R/W | R/W | R/W | | Reset | 0 | | | | | 0 | 0 | 0 | ### Bit 7 - LPMUX: Low-Power Mux This bit is not synchronized | Value | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------| | 0 | The analog input muxes have low resistance, but consume more power at lower voltages (e.g., are driven by the voltage doubler). | | 1 | The analog input muxes have high resistance, but consume less power at lower voltages (e.g., the voltage doubler is disabled). | # Bit 2 – RUNSTDBY: Run in Standby This bit controls the behavior of the comparators during standby sleep mode. This bit is not synchronized | Value | Description | |-------|--------------------------------------------------------| | 0 | The comparator pair is disabled during sleep. | | 1 | The comparator pair continues to operate during sleep. | ## Bit 1 - ENABLE: Enable Due to synchronization, there is delay from updating the register until the peripheral is enabled/disabled. The value written to CTRL.ENABLE will read back immediately after being written. SYNCBUSY.ENABLE is set. SYNCBUSY.ENABLE is cleared when the peripheral is enabled/disabled. | Value | Description | |-------|-------------------------------------------------------------------------------------------| | 0 | The AC is disabled. | | 1 | The AC is enabled. Each comparator must also be enabled individually by the Enable bit in | | | the Comparator Control register (COMPCTRLn.ENABLE). | ### Bit 0 - SWRST: Software Reset Writing a '0' to this bit has no effect. Writing a '1' to this bit resets all registers in the AC to their initial state, and the AC will be disabled. Writing a '1' to CTRLA.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization, there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | The reset operation is ongoing. | ### 32.8.2 Control B Name: CTRLB Offset: 0x01 Reset: 0x00 Property: – | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|--------|--------|--------|--------| | | | | | | START3 | START2 | START1 | START0 | | Access | | | | | R/W | R/W | R/W | R/W | | Reset | | | | | 0 | 0 | 0 | 0 | ## Bits 3,2,1,0 - STARTx: Comparator x Start Comparison Writing a '0' to this field has no effect. Writing a '1' to STARTx starts a single-shot comparison on COMPx if both the Single-Shot and Enable bits in the Comparator x Control Register are '1' (COMPCTRLx.SINGLE and COMPCTRLx.ENABLE). If comparator x is not implemented, or if it is not enabled in single-shot mode, Writing a '1' has no effect. This bit always reads as zero. ### 32.8.3 Event Control Name: EVCTRL Offset: 0x02 Reset: 0x0000 Property: PAC Write-Protection, Enable-Protected ## Bits 11,10,9,8 – COMPEIx: Comparator x Event Input Note that several actions can be enabled for incoming events. If several events are connected to the peripheral, the enabled action will be taken for any of the incoming events. There is no way to tell which of the incoming events caused the action. These bits indicate whether a comparison will start or not on any incoming event. | Value | Description | |-------|--------------------------------------------------| | 0 | Comparison will not start on any incoming event. | | 1 | Comparison will start on any incoming event. | ## Bits 5,4 – WINEOx: Window x Event Output Enable These bits indicate whether the window x function can generate a peripheral event or not. | | /alue | Description | |---|-------|-----------------------------| | ( | ) | Window x Event is disabled. | | | 1 | Window x Event is enabled. | ## Bits 3,2,1,0 - COMPEOx: Comparator x Event Output Enable These bits indicate whether the comparator x output can generate a peripheral event or not. | Value | Description | |-------|-------------------------------------| | 0 | COMPx event generation is disabled. | | 1 | COMPx event generation is enabled. | ## 32.8.4 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR **Offset:** 0x04 **Reset:** 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|------|------|-------|-------|-------|-------| | | | | WIN1 | WIN0 | COMP3 | COMP2 | COMP1 | COMP0 | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 5,4 - WINx: Window x Interrupt Enable Reading this bit returns the state of the Window x interrupt enable. Writing a '0' to this bit has no effect. Writing a '1' to this bit disables the Window x interrupt. | Value | Description | |-------|-------------------------------------| | 0 | The Window x interrupt is disabled. | | 1 | The Window x interrupt is enabled. | ### Bits 3,2,1,0 - COMPx: Comparator x Interrupt Enable Reading this bit returns the state of the Comparator x interrupt enable. Writing a '0' to this bit has no effect. Writing a '1' to this bit disables the Comparator x interrupt. | ν | alue | Description | |---|------|-----------------------------------------| | 0 | | The Comparator x interrupt is disabled. | | 1 | | The Comparator x interrupt is enabled. | # 32.8.5 Interrupt Enable Set This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET Offset: 0x05 Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|------|------|-------|-------|-------|-------| | | | | WIN1 | WIN0 | COMP3 | COMP2 | COMP1 | COMP0 | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | ### Bits 5,4 - WINx: Window x Interrupt Enable Reading this bit returns the state of the Window x interrupt enable. Writing a '0' to this bit has no effect. Writing a '1' to this bit enables the Window x interrupt. | Value | Description | |-------|-------------------------------------| | 0 | The Window x interrupt is disabled. | | 1 | The Window x interrupt is enabled. | ## Bits 3,2,1,0 - COMPx: Comparator x Interrupt Enable Reading this bit returns the state of the Comparator x interrupt enable. Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Ready interrupt bit and enable the Ready interrupt. | Value | Description | |-------|-----------------------------------------| | 0 | The Comparator x interrupt is disabled. | | 1 | The Comparator x interrupt is enabled. | # 32.8.6 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x06 Reset: 0x00 Property: – # Bits 5,4 - WINx: Window x This flag is set according to the Window x Interrupt Selection bit group in the WINCTRL register (WINCTRL.WINTSELx) and will generate an interrupt if INTENCLR/SET.WINx is also one. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Window x interrupt flag. # Bits 3,2,1,0 - COMPx: Comparator x Reading this bit returns the status of the Comparator x interrupt flag. If comparator x is not implemented, COMPx always reads as zero. This flag is set according to the Interrupt Selection bit group in the Comparator x Control register (COMPCTRLx.INTSEL) and will generate an interrupt if INTENCLR/SET.COMPx is also one. Writing a '0' to this bit has no effect. Writing a '1' to this bit clears the Comparator x interrupt flag. ### 32.8.7 Status A Name: STATUSA Offset: 0x08 Reset: 0x00 Property: – | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---------|-------|---------|--------|--------|--------|--------| | | WSTAT | E1[1:0] | WSTAT | E0[1:0] | STATE3 | STATE2 | STATE1 | STATE0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bits 7:6 - WSTATE1[1:0]: Window 1 Current State These bits show the current state of the signal if the window 1 mode is enabled. | Value | Name | Description | |-------|--------|-------------------------| | 0x0 | ABOVE | Signal is above window | | 0x1 | INSIDE | Signal is inside window | | 0x2 | BELOW | Signal is below window | | 0x3 | | Reserved | # Bits 5:4 - WSTATE0[1:0]: Window 0 Current State These bits show the current state of the signal if the window 0 mode is enabled. | Value | Name | Description | |-------|--------|-------------------------| | 0x0 | ABOVE | Signal is above window | | 0x1 | INSIDE | Signal is inside window | | 0x2 | BELOW | Signal is below window | | 0x3 | | Reserved | ## Bits 3,2,1,0 - STATEx: Comparator x Current State This bit shows the current state of the output signal from COMPx. STATEx is valid only when STATUSB.READYx is one. ### 32.8.8 Status B Name: STATUSB **Offset:** 0x09 **Reset:** 0x00 **Property:** – | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|---|--------|--------|--------|--------| | | SYNCBUSY | | | | READY3 | READY2 | READY1 | READY0 | | Access | R | | | | R | R | R | R | | Reset | 0 | | | | 0 | 0 | 0 | 0 | ## Bit 7 - SYNCBUSY: Synchronization Busy This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. ## Bits 3,2,1,0 - READYx: Comparator x Ready This bit is cleared when the comparator x output is not ready. This bit is set when the comparator x output is ready. If comparator x is not implemented, READYx always reads as zero. ### 32.8.9 Status A Name: STATUSC Offset: 0x0A Reset: 0x00 Property: – | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|---------|-------|---------|--------|--------|--------|--------| | | WSTAT | E1[1:0] | WSTAT | E0[1:0] | STATE3 | STATE2 | STATE1 | STATE0 | | Access | R | R | R | R | R | R | R | R | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 7:6 - WSTATE1[1:0]: Window 1 Current State These bits show the current state of the signal if the window 1 mode is enabled. | Value | Name | Description | |-------|--------|-------------------------| | 0x0 | ABOVE | Signal is above window | | 0x1 | INSIDE | Signal is inside window | | 0x2 | BELOW | Signal is below window | | 0x3 | | Reserved | ## Bits 5:4 - WSTATE0[1:0]: Window 0 Current State These bits show the current state of the signal if the window 0 mode is enabled. | Value | Name | Description | |-------|--------|-------------------------| | 0x0 | ABOVE | Signal is above window | | 0x1 | INSIDE | Signal is inside window | | 0x2 | BELOW | Signal is below window | | 0x3 | | Reserved | # Bits 3,2,1,0 - STATEx: Comparator x Current State This bit shows the current state of the output signal from COMPx. STATEx is valid only when STATUSB.READYx is one. ### 32.8.10 Window Control Name: WINCTRL Offset: 0x0C Reset: 0x00 Property: PAC Write-Protection, Write-Synchronized | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---|--------|----------|------|---|--------|----------|------|---| | | | WINTSI | EL1[1:0] | WEN1 | | WINTSI | EL0[1:0] | WEN0 | 1 | | Access | | R/W | R/W | R/W | | R/W | R/W | R/W | - | | Reset | | 0 | 0 | 0 | | 0 | 0 | 0 | | # Bits 6:5 - WINTSEL1[1:0]: Window 1 Interrupt Selection These bits configure the interrupt mode for the comparator window 1 mode. | Value | Name | Description | |-------|----------------------------------------|------------------------------------| | 0x0 | ABOVE Interrupt on signal above window | | | 0x1 | INSIDE | Interrupt on signal inside window | | 0x2 | BELOW | Interrupt on signal below window | | 0x3 | OUTSIDE | Interrupt on signal outside window | ### Bit 4 - WEN1: Window 1 Mode Enable | Value | Description | |-------|--------------------------------------------------| | 0 | Window mode is disabled for comparators 2 and 3. | | 1 | Window mode is enabled for comparators 2 and 3. | # Bits 2:1 - WINTSEL0[1:0]: Window 0 Interrupt Selection These bits configure the interrupt mode for the comparator window 0 mode. | Value | Name | Description | |-------|----------------------------------------|------------------------------------| | 0x0 | ABOVE Interrupt on signal above window | | | 0x1 | INSIDE | Interrupt on signal inside window | | 0x2 | BELOW | Interrupt on signal below window | | 0x3 | OUTSIDE | Interrupt on signal outside window | ### Bit 0 - WEN0: Window 0 Mode Enable | Value | Description | |-------|--------------------------------------------------| | 0 | Window mode is disabled for comparators 0 and 1. | | 1 | Window mode is enabled for comparators 0 and 1. | # 32.8.11 Comparator Control n Name: COMPCTRL0, COMPCTRL1 Offset: 0x10 + n\*0x04 [n=0..1] **Reset:** 0x00000000 Property: PAC Write-Protection, Write-Synchronized | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------|------|-------|---------|---------|------|--------|-------------|--------| | | | | | | | | FLEN[2:0] | | | Access | | | • | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | HYST | | OUT | [1:0] | | Access | | | | | R/W | | R/W | R/W | | Reset | | | | | 0 | | 0 | 0 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | SWAP | | MUXP | OS[1:0] | | | MUXNEG[2:0] | | | Access | R/W | | R/W | R/W | • | R/W | R/W | R/W | | Reset | 0 | | 0 | 0 | | 0 | 0 | 0 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | INTSE | EL[1:0] | | SPEE | D[1:0] | SINGLE | ENABLE | | Access | | R/W | R/W | | R/W | R/W | R/W | R/W | | Reset | | 0 | 0 | | 0 | 0 | 0 | 0 | # Bits 26:24 - FLEN[2:0]: Filter Length These bits configure the filtering for comparator n. COMPCTRLn.FLEN can only be written while COMPCTRLn.ENABLE is zero. These bits are not synchronized. | Value | Name | Description | | |---------|------|----------------------------------|--| | 0x0 | OFF | filtering | | | 0x1 | MAJ3 | 3-bit majority function (2 of 3) | | | 0x2 | MAJ5 | -bit majority function (3 of 5) | | | 0x3-0x7 | N/A | Reserved | | ## Bit 19 - HYST: Hysteresis Enable This bit indicates the hysteresis mode of comparator n. Hysteresis is available only for continuous mode (COMPCTRLn. SINGLE=0). COMPCTRLn.HYST can be written only while COMPCTRLn.ENABLE is zero. This bit is not synchronized. These bits are not synchronized. | Value | Name | |-------|-------------------------| | 0 | Hysteresis is disabled. | | 1 | Hysteresis is enabled. | ## Bits 17:16 - OUT[1:0]: Output These bits configure the output selection for comparator n. COMPCTRLn.OUT can be written only while COMPCTRLn.ENABLE is zero. These bits are not synchronized. | Value | Name | Description | |-------|-------|---------------------------------------------------------------------------------------| | 0x0 | OFF | The output of COMPn is not routed to the COMPn I/O port | | 0x1 | ASYNC | The asynchronous output of COMPn is routed to the COMPn I/O port | | 0x2 | SYNC | The synchronous output (including filtering) of COMPn is routed to the COMPn I/O port | | 0x3 | N/A | Reserved | ### Bit 15 – SWAP: Swap Inputs and Invert This bit swaps the positive and negative inputs to COMPn and inverts the output. This function can be used for offset cancellation. COMPCTRLn.SWAP can be written only while COMPCTRLn.ENABLE is zero. These bits are not synchronized. | Value | Description | | | |-------|----------------------------------------------------------------------------------------|--|--| | 0 | The output of MUXPOS connects to the positive input, and the output of MUXNEG connects | | | | | to the negative input. | | | | 1 | The output of MUXNEG connects to the positive input, and the output of MUXPOS connects | | | | | to the negative input. | | | ## Bits 13:12 - MUXPOS[1:0]: Positive Input Mux Selection These bits select which input will be connected to the positive input of comparator n. COMPCTRLn.MUXPOS can be written only while COMPCTRLn.ENABLE is zero. These bits are not synchronized. | Value | Name | Description | |-------|------|-------------| | 0x0 | PIN0 | I/O pin 0 | | 0x1 | PIN1 | I/O pin 1 | | 0x2 | PIN2 | I/O pin 2 | | 0x3 | PIN3 | I/O pin 3 | ## Bits 10:8 – MUXNEG[2:0]: Negative Input Mux Selection These bits select which input will be connected to the negative input of comparator n. COMPCTRLn.MUXNEG can only be written while COMPCTRLn.ENABLE is zero. These bits are not synchronized. | Value | Name | Description | |-------|---------|--------------------------| | 0x0 | PIN0 | I/O pin 0 | | 0x1 | PIN1 | I/O pin 1 | | 0x2 | PIN2 | I/O pin 2 | | 0x3 | PIN3 | I/O pin 3 | | 0x4 | GND | Ground | | 0x5 | VSCALE | VDD scaler | | 0x6 | BANDGAP | Internal bandgap voltage | | 0x7 | DAC | DAC output | ## Bits 6:5 – INTSEL[1:0]: Interrupt Selection These bits select the condition for comparator n to generate an interrupt or event. COMPCTRLn.INTSEL can be written only while COMPCTRLn.ENABLE is zero. These bits are not synchronized. | Value | Name | Description | |-------|---------|--------------------------------------------------------| | 0x0 | TOGGLE | Interrupt on comparator output toggle | | 0x1 | RISING | Interrupt on comparator output rising | | 0x2 | FALLING | Interrupt on comparator output falling | | 0x3 | EOC | Interrupt on end of comparison (single-shot mode only) | ## Bits 3:2 - SPEED[1:0]: Speed Selection This bit indicates the speed/propagation delay mode of comparator n. COMPCTRLn.SPEED can be written only while COMPCTRLn.ENABLE is zero. These bits are not synchronized. | Value | Name | Description | |---------|------|-------------| | 0x0 | LOW | Low speed | | 0x1 | HIGH | High speed | | 0x2-0x3 | N/A | Reserved | # Bit 1 - SINGLE: Single-Shot Mode This bit determines the operation of comparator n. COMPCTRLn.SINGLE can be written only while COMPCTRLn.ENABLE is zero. These bits are not synchronized. | Value | Description | |-------|-------------------------------------------------------| | 0 | Comparator n operates in continuous measurement mode. | | 1 | Comparator n operates in single-shot mode. | ### Bit 0 - ENABLE: Enable Writing a zero to this bit disables comparator n. Writing a one to this bit enables comparator n. Due to synchronization, there is delay from updating the register until the comparator is enabled/disabled. The value written to COMPCTRLn.ENABLE will read back immediately after being written. SYNCBUSY.COMPCTRLn is set. SYNCBUSY.COMPCTRLn is cleared when the peripheral is enabled/disabled. Writing a one to COMPCTRLn.ENABLE will prevent further changes to the other bits in COMPCTRLn. These bits remain protected until COMPCTRLn.ENABLE is written to zero and the write is synchronized. ### 32.8.12 Scaler n Name: SCALERn **Offset:** 0x20 + n\*0x01 [n=0..1] Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-----|-----|------|--------|-----|-----| | | | | | | VALU | E[5:0] | | | | Access | | | R/W | R/W | R/W | R/W | R/W | R/W | | Reset | | | 0 | 0 | 0 | 0 | 0 | 0 | # Bits 5:0 - VALUE[5:0]: Scaler Value These bits define the scaling factor for channel n of the V<sub>DD</sub> voltage scaler. The output voltage, V<sub>SCALE</sub>, $$V_{\text{SCALE}} = \frac{V_{\text{DD}} \cdot (\text{VALUE} + 1)}{64}$$ # 33. DAC – Digital-to-Analog Converter ### 33.1 Overview The Digital-to-Analog Converter (DAC) converts a digital value to a voltage. The DAC has one channel with 10-bit resolution, and it is capable of converting up to 350,000 samples per second (350ksps). ## 33.2 Features - DAC with 10-bit resolution - Up to 350ksps conversion rate - Multiple trigger sources - High-drive capabilities - Output can be used as input to the Analog Comparator (AC) - DMA support # 33.3 Block Diagram Figure 33-1. DAC Block Diagram # 33.4 Signal Description | Signal Name | Туре | Description | |-------------|---------------|--------------------| | VOUT | Analog output | DAC output | | VREFA | Analog input | External reference | ## **Related Links** I/O Multiplexing and Considerations # 33.5 Product Dependencies In order to use this peripheral, other parts of the system must be configured correctly, as described below. ### 33.5.1 I/O Lines Using the DAC Controller's I/O lines requires the I/O pins to be configured using the port configuration (PORT). #### **Related Links** PORT - I/O Pin Controller ### 33.5.2 Power Management The DAC will continue to operate in any sleep mode where the selected source clock is running. The DAC interrupts can be used to wake up the device from sleep modes. Events connected to the event system can trigger other operations in the system without exiting sleep modes. ### **Related Links** PM – Power Manager ### 33.5.3 Clocks The DAC bus clock (CLK\_DAC\_APB) can be enabled and disabled by the Power Manager, and the default state of CLK\_DAC\_APB can be found in the *Peripheral Clock Masking* section. A generic clock (GCLK\_DAC) is required to clock the DAC Controller. This clock must be configured and enabled in the Generic Clock Controller before using the DAC Controller. Refer to GCLK – Generic Clock Controller for details. This generic clock is asynchronous to the bus clock (CLK\_DAC\_APB). Due to this asynchronicity, writes to certain registers will require synchronization between the clock domains. Refer to Synchronization for further details. ### **Related Links** Peripheral Clock Masking GCLK - Generic Clock Controller ### 33.5.4 DMA The DMA request line is connected to the DMA Controller (DMAC). Using the DAC Controller DMA requests requires to configure the DMAC first. #### **Related Links** DMAC - Direct Memory Access Controller ## 33.5.5 Interrupts The interrupt request line is connected to the interrupt controller. Using the DAC Controller interrupt(s) requires the interrupt controller to be configured first. ### **Related Links** Nested Vector Interrupt Controller ### 33.5.6 Events The events are connected to the Event System. ### **Related Links** EVSYS - Event System ## 33.5.7 Debug Operation When the CPU is halted in debug mode the DAC will halt normal operation. Any on-going conversions will be completed. The DAC can be forced to continue normal operation during debugging. If the DAC is configured in a way that requires it to be periodically serviced by the CPU through interrupts or similar, improper operation or data loss may result during debugging. 40001883A-page 639 © 2017 Microchip Technology Inc. Datasheet Complete ## 33.5.8 Register Access Protection All registers with write-access can be write-protected optionally by the Peripheral Access Controller (PAC), except the following registers: - Interrupt Flag Status and Clear (INTFLAG) register - Data Buffer (DATABUF) register Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description. PAC write-protection does not apply to accesses through an external debugger ### Related Links PAC - Peripheral Access Controller # 33.5.9 Analog Connections The DAC has one output pin (VOUT) and one analog input pin (VREFA) that must be configured first. When internal input is used, it must be enabled before DAC Controller is enabled. # 33.6 Functional Description ### 33.6.1 Principle of Operation The DAC converts the digital value located in the Data register (DATA) into an analog voltage on the DAC output (VOUT). A conversion is started when new data is written to the Data register. The resulting voltage is available on the DAC output after the conversion time. A conversion can also be started by input events from the Event System. ## 33.6.2 Basic Operation ### 33.6.2.1 Initialization The following registers are enable-protected, meaning they can only be written when the DAC is disabled (CTRLA.ENABLE is zero): - Control B register (CTRLB) - Event Control register (EVCTRL) Enable-protection is denoted by the Enable-Protected property in the register description. Before enabling the DAC, it must be configured by selecting the voltage reference using the Reference Selection bits in the Control B register (CTRLB.REFSEL). ## 33.6.2.2 Enabling, Disabling and Resetting The DAC Controller is enabled by writing a '1' to the Enable bit in the Control A register (CTRLA.ENABLE). The DAC Controller is disabled by writing a '0' to CTRLA.ENABLE. The DAC Controller is reset by writing a '1' to the Software Reset bit in the Control A register (CTRLA.SWRST). All registers in the DAC will be reset to their initial state, and the DAC Controller will be disabled. Refer to the CTRLA register for details. ### 33.6.2.3 Enabling the Output Buffer To enable the DAC output on the $V_{OUT}$ pin, the output driver must be enabled by writing a one to the External Output Enable bit in the Control B register (CTRLB.EOEN). The DAC output buffer provides a high-drive-strength output, and is capable of driving both resistive and capacitive loads. To minimize power consumption, the output buffer should be enabled only when external output is needed. ### 33.6.2.4 Digital to Analog Conversion The DAC converts a digital value (stored in the DATA register) into an analog voltage. The conversion range is between GND and the selected DAC voltage reference. The default voltage reference is the internal reference voltage. Other voltage reference options are the analog supply voltage (VDDANA) and the external voltage reference (VREFA). The voltage reference is selected by writing to the Reference Selection bits in the Control B register (CTRLB.REFSEL). The output voltage from the DAC can be calculated using the following formula: $$V_{\text{OUT}} = \frac{\text{DATA}}{0x3\text{FF}} \cdot \text{VREF}$$ A new conversion starts as soon as a new value is loaded into DATA. DATA can either be loaded via the APB bus during a CPU write operation, using DMA, or from the DATABUF register when a START event occurs. Refer to Events for details. As there is no automatic indication that a conversion is done, the sampling period must be greater than or equal to the specified conversion time. ## 33.6.3 DMA Operation The DAC generates the following DMA request: Data Buffer Empty (EMPTY): The request is set when data is transferred from DATABUF to the internal data buffer of DAC. The request is cleared when DATABUF register is written, or by writing a one to the EMPTY bit in the Interrupt Flag register (INTFLAG.EMPTY). For each Start Conversion event, DATABUF is transferred into DATA and the conversion starts. When DATABUF is empty, the DAC generates the DMA request for new data. As DATABUF is initially empty, a DMA request is generated whenever the DAC is enabled. If the CPU accesses the registers that are the source of a DMA request set/clear condition, the DMA request can be lost or the DMA transfer can be corrupted, if enabled. When DAC registers are write-protected by Peripheral Access Controller, DATABUF cannot be written. To bypass DATABUF write protection, Bypass DATABUF Write Protection bit (CTRLB.BDWP) must be written to '1' ## 33.6.4 Interrupts The DAC Controller has the following interrupt sources: - Data Buffer Empty (EMPTY): Indicates that the internal data buffer of the DAC is empty. - Underrun (UNDERRUN): Indicates that the internal data buffer of the DAC is empty and a DAC start of conversion event occurred. Refer to Events for details. - Synchronization Ready (SYNCRDY): this asynchronous interrupt can be used to wake-up the device from any sleep mode. Each interrupt source has an interrupt flag associated with it. The interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG) is set when the interrupt condition occurs. Each interrupt can be individually enabled by writing a one to the corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by writing a one to the corresponding bit in the Interrupt Enable Clear register (INTENCLR). An interrupt request is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt request remains active until the interrupt flag is cleared, the interrupt is disabled or the DAC is reset. See INTFLAG register for details on how to clear interrupt flags. All interrupt requests from the peripheral are ORed together on system level to generate one combined interrupt request to the NVIC. The user must read the INTFLAG register to determine which interrupt condition is present. Note that interrupts must be globally enabled for interrupt requests to be generated... #### Related Links Nested Vector Interrupt Controller ### 33.6.5 Events The DAC Controller can generate the following output events: Data Buffer Empty (EMPTY): Generated when the internal data buffer of the DAC is empty. Refer to DMA Operation for details. Writing a '1' to an Event Output bit in the Event Control register (EVCTRL.EMPTYEO) enables the corresponding output event. Writing a '0' to this bit disables the corresponding output event. The DAC can take the following action on an input event: Start Conversion (START): DATABUF value is transferred into DATA as soon as the DAC is ready for the next conversion, and then conversion is started. START is considered as asynchronous to GCLK\_DAC thus it is resynchronized in DAC Controller. Refer to Digital to Analog Conversion for details. Writing a '1' to an Event Input bit in the Event Control register (EVCTRL.STARTEI) enables the corresponding action on an input event. Writing a '0' to this bit disables the corresponding action on input event **Note:** When several events are connected to the DAC Controller, the enabled action will be taken on any of the incoming events. By default, DAC Controller detects rising edge events. Falling edge detection can be enabled by writing a '1' to EVCTRL.INVEIx. ### Related Links EVSYS – Event System ## 33.6.6 Sleep Mode Operation The generic clock for the DAC is running in idle sleep mode. If the Run In Standby bit in the Control A register (CTRLA.RUNSTDBY) is one, the DAC output buffer will keep its value in standby sleep mode. If CTRLA.RUNSTDBY is zero, the DAC output buffer will be disabled in standby sleep mode. ### 33.6.7 Synchronization Due to the asynchronicity between main clock domain and the peripheral clock domains, some registers need to be synchronized when written or read. A register can require: - Synchronization when written - Synchronization when read - Synchronization when written and read - No synchronization When executing an operation that requires synchronization, the Synchronization Busy bit in the Status register (STATUS.SYNCBUSY) will be set immediately, and cleared when synchronization is complete. If an operation that requires synchronization is executed while its busy bit is one, the operation is discarded and an error is generated. The following bits need synchronization when written: - Software Reset bit in the Control A register (CTRLA.SWRST) - Enable bit in the Control A register (CTRLA.ENABLE) - All bits in the Data register (DATA) - All bits in the Data Buffer register (DATABUF) Write-synchronization is denoted by the Write-Synchronized property in the register description. The following bits need synchronization when read: All bits in the Data register (DATA) ### 33.6.8 Additional Features ### 33.6.8.1 DAC as an Internal Reference The DAC output can be internally enabled as input to the analog comparator. This is enabled by writing a one to the Internal Output Enable bit in the Control B register (CTRLB.IOEN). It is possible to have the internal and external output enabled simultaneously. The DAC output can also be enabled as input to the Analog-to-Digital Converter. In this case, the output buffer must be enabled. #### 33.6.8.2 Data Buffer The Data Buffer register (DATABUF) and the Data register (DATA) are linked together to form a two-stage FIFO. The DAC uses the Start Conversion event to load data from DATABUF into DATA and start a new conversion. The Start Conversion event is enabled by writing a one to the Start Event Input bit in the Event Control register (EVCTRL.STARTEI). If a Start Conversion event occurs when DATABUF is empty, an Underrun interrupt request is generated if the Underrun interrupt is enabled. The DAC can generate a Data Buffer Empty event when DATABUF becomes empty and new data can be loaded to the buffer. The Data Buffer Empty event is enabled by writing a one to the Empty Event Output bit in the Event Control register (EVCTRL.EMPTYEO). A Data Buffer Empty interrupt request is generated if the Data Buffer Empty interrupt is enabled. ### 33.6.8.3 Voltage Pump When the DAC is used at operating voltages lower than 2.5V, the voltage pump must be enabled. This enabling is done automatically, depending on operating voltage. The voltage pump can be disabled by writing a one to the Voltage Pump Disable bit in the Control B register (CTRLB.VPD). This can be used to reduce power consumption when the operating voltage is above 2.5V. The voltage pump uses the asynchronous GCLK\_DAC clock, and requires that the clock frequency be at least four times higher than the sampling period. # 33.7 Register Summary | Offset | Name | Bit Pos. | | | | | | | | | |--------|-----------|----------|------------|---------|---|--------|----------|----------|---------|----------| | 0x00 | CTRLA | 7:0 | | | | | | RUNSTDBY | ENABLE | SWRST | | 0x01 | CTRLB | 7:0 | REFSI | EL[1:0] | | BDWP | VPD | LEFTADJ | IOEN | EOEN | | 0x02 | EVCTRL | 7:0 | | | | | | | EMPTYEO | STARTEI | | 0x03 | Reserved | | | | | | | | | | | 0x04 | INTENCLR | 7:0 | | | | | | SYNCRDY | EMPTY | UNDERRUN | | 0x05 | INTENSET | 7:0 | | | | | | SYNCRDY | EMPTY | UNDERRUN | | 0x06 | INTFLAG | 7:0 | | | | | | SYNCRDY | EMPTY | UNDERRUN | | 0x07 | STATUS | 7:0 | SYNCBUSY | | | | | | | | | 0x08 | DATA | 7:0 | | | : | DATA | A[7:0] | : | | - | | 0x09 | DATA | 15:8 | DATA[15:8] | | | | | | | | | 0x0A | | | | | | | | | | | | | Reserved | | | | | | | | | | | 0x0B | | | | | | | | | | | | 0x0C | DATABUF | 7:0 | | | | DATAB | UF[7:0] | | | | | 0x0D | D/ (IADOI | 15:8 | | | | DATABL | JF[15:8] | | | | # 33.8 Register Description Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC write-protection is denoted by the "PAC Write-Protection" property in each individual register description. For details, refer to Register Access Protection. Some registers are synchronized when read and/or written. Synchronization is denoted by the "Write-Synchronized" or the "Read-Synchronized" property in each individual register description. For details, refer to Synchronization. Some registers are enable-protected, meaning they can only be written when the peripheral is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. ## 33.8.1 Control A Name: CTRLA Offset: 0x00 Reset: 0x00 Property: PAC Write-Protection, Write-Synchronized ## Bit 2 - RUNSTDBY: Run in Standby This bit is not synchronized | Value | Description | |-------|-------------------------------------------------------------| | 0 | The DAC output buffer is disabled in standby sleep mode. | | 1 | The DAC output buffer can be enabled in standby sleep mode. | ### Bit 1 - ENABLE: Enable DAC Controller Due to synchronization there is delay from writing CTRLA.ENABLE until the peripheral is enabled/disabled. The value written to CTRLA.ENABLE will read back immediately and the corresponding bit in the Synchronization Busy register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE will be cleared when the operation is complete. | Value | Description | |-------|-----------------------------------------------| | 0 | The peripheral is disabled or being disabled. | | 1 | The peripheral is enabled or being enabled. | ## Bit 0 - SWRST: Software Reset Writing '0' to this bit has no effect. Writing '1' to this bit resets all registers in the DAC to their initial state, and the DAC will be disabled. Writing a '1' to CTRLA.SWRST will always take precedence, meaning that all other writes in the same write-operation will be discarded. Due to synchronization there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete. | Value | Description | |-------|--------------------------------------| | 0 | There is no reset operation ongoing. | | 1 | The reset operation is ongoing. | ## 33.8.2 Control B Name: CTRLB Offset: 0x01 Reset: 0x00 Property: PAC Write-Protection, Enable-Protected | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|------|---------|---|------|-----|---------|------|------|--| | | REFS | EL[1:0] | | BDWP | VPD | LEFTADJ | IOEN | EOEN | | | Access | R/W | R/W | | R/W | R/W | R/W | R/W | R/W | | | Reset | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | | # Bits 7:6 – REFSEL[1:0]: Reference Selection This bit field selects the Reference Voltage for the DAC. | Value | Name | Description | |-------|--------|----------------------------| | 0x0 | INTREF | Internal voltage reference | | 0x1 | VDDANA | Analog voltage supply | | 0x2 | VREFA | External reference | | 0x3 | | Reserved | # Bit 4 - BDWP: Bypass DATABUF Write Protection This bit can bypass DATABUF write protection. | Value | Description | | | | | |-------|----------------------------------------------------------------------|--|--|--|--| | 0 | DATABUF register is write-protected by Peripheral Access Controller. | | | | | | 1 | DATABUF register is not write-protected. | | | | | # Bit 3 - VPD: Voltage Pump Disabled This bit controls the behavior of the voltage pump. | V | 'alue | Description | | | | | |---|-------|---------------------------------------------|--|--|--|--| | 0 | | Voltage pump is turned on/off automatically | | | | | | 1 | | Voltage pump is disabled. | | | | | ## Bit 2 - LEFTADJ: Left-Adjusted Data This bit controls how the 10-bit conversion data is adjusted in the Data and Data Buffer registers. | Valu | ue | Description | |------|----|------------------------------------------------| | 0 | | DATA and DATABUF registers are right-adjusted. | | 1 | | DATA and DATABUF registers are left-adjusted. | ## Bit 1 - IOEN: Internal Output Enable | Value | Description | | | | |-------|---------------------------------------------------|--|--|--| | 0 | Internal DAC output not enabled. | | | | | 1 | Internal DAC output enabled to be used by the AC. | | | | # Bit 0 - EOEN: External Output Enable | Value | Description | | | | | |-------|---------------------------------------------------------------------------------|--|--|--|--| | 0 | The DAC output is turned off. | | | | | | 1 | The high-drive output buffer drives the DAC output to the V <sub>OUT</sub> pin. | | | | | ## 33.8.3 Event Control Name: EVCTRL Offset: 0x02 Reset: 0x00 Property: PAC Write-Protection # Bit 1 – EMPTYEO: Data Buffer Empty Event Output This bit indicates whether or not the Data Buffer Empty event is enabled and will be generated when the Data Buffer register is empty. | Value | Description | | | | | |-------|----------------------------------------------------------------|--|--|--|--| | 0 | Data Buffer Empty event is disabled and will not be generated. | | | | | | 1 | Data Buffer Empty event is enabled and will be generated. | | | | | ### Bit 0 - STARTEI: Start Conversion Event Input This bit indicates whether or not the Start Conversion event is enabled and data are loaded from the Data Buffer register to the Data register upon event reception. | Value | Description | | | | | |-------|---------------------------------------------------------------|--|--|--|--| | 0 | A new conversion will not be triggered on any incoming event. | | | | | | 1 | A new conversion will be triggered on any incoming event. | | | | | ## 33.8.4 Interrupt Enable Clear This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET). Name: INTENCLR Offset: 0x04 Reset: 0x00 Property: PAC Write-Protection ## Bit 2 - SYNCRDY: Synchronization Ready Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Synchronization Ready Interrupt Enable bit, which disables the Synchronization Ready interrupt. | Value | Description | |-------|--------------------------------------------------| | 0 | The Synchronization Ready interrupt is disabled. | | 1 | The Synchronization Ready interrupt is enabled. | ## Bit 1 - EMPTY: Data Buffer Empty Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Data Buffer Empty Interrupt Enable bit, which disables the Data Buffer Empty interrupt. | Value | Description | |-------|----------------------------------------------| | 0 | The Data Buffer Empty interrupt is disabled. | | 1 | The Data Buffer Empty interrupt is enabled. | ## Bit 0 - UNDERRUN: Underrun Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Data Buffer Underrun Interrupt Enable bit, which disables the Data Buffer Underrun interrupt. | Value | Description | | | | |-------|-------------------------------------------------|--|--|--| | 0 | The Data Buffer Underrun interrupt is disabled. | | | | | 1 | The Data Buffer Underrun interrupt is enabled. | | | | ## 33.8.5 Interrupt Enable Set This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR). Name: INTENSET Offset: 0x05 Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---------|-------|----------| | | | | | | | SYNCRDY | EMPTY | UNDERRUN | | Access | | | | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | # Bit 2 – SYNCRDY: Synchronization Ready Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Synchronization Ready Interrupt Enable bit, which disables the Synchronization Ready interrupt. | Value | Description | | | | |-------|--------------------------------------------------|--|--|--| | 0 | The Synchronization Ready interrupt is disabled. | | | | | 1 | The Synchronization Ready interrupt is enabled. | | | | # Bit 1 – EMPTY: Data Buffer Empty Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Data Buffer Empty Interrupt Enable bit, which enables the Data Buffer Empty interrupt. | Value | Description | |-------|----------------------------------------------| | 0 | The Data Buffer Empty interrupt is disabled. | | 1 | The Data Buffer Empty interrupt is enabled. | ## Bit 0 – UNDERRUN: Underrun Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will set the Data Buffer Underrun Interrupt Enable bit, which enables the Data Buffer Underrun interrupt. | Va | lue | Description | |----|-----|-------------------------------------------------| | 0 | | The Data Buffer Underrun interrupt is disabled. | | 1 | | The Data Buffer Underrun interrupt is enabled. | # 33.8.6 Interrupt Flag Status and Clear Name: INTFLAG Offset: 0x06 Reset: 0x00 Property: PAC Write-Protection | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---------|-------|----------| | | | | | | | SYNCRDY | EMPTY | UNDERRUN | | Access | | | | | | R/W | R/W | R/W | | Reset | | | | | | 0 | 0 | 0 | #### Bit 2 - SYNCRDY: Synchronization Ready Interrupt Enable Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Synchronization Ready Interrupt Enable bit, which disables the Synchronization Ready interrupt. | Value | Description | |-------|--------------------------------------------------| | 0 | The Synchronization Ready interrupt is disabled. | | 1 | The Synchronization Ready interrupt is enabled. | #### Bit 1 - EMPTY: Data Buffer Empty This flag is cleared by writing a '1' to it or by writing new data to DATABUF. This flag is set when data is transferred from DATABUF to DATA, and the DAC is ready to receive new data in DATABUF, and will generate an interrupt request if INTENCLR/SET.EMPTY is one. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Data Buffer Empty interrupt flag. #### Bit 0 - UNDERRUN: Underrun This flag is cleared by writing a '1' to it. This flag is set when a start conversion event occurs when DATABUF is empty, and will generate an interrupt request if INTENCLR/SET.UNDERRUN is one. Writing a '0' to this bit has no effect. Writing a '1' to this bit will clear the Underrun interrupt flag. #### 33.8.7 Status Name: STATUS Offset: 0x07 Reset: 0x00 Property: - #### Bit 7 – SYNCBUSY: Synchronization Busy Status This bit is cleared when the synchronization of registers between the clock domains is complete. This bit is set when the synchronization of registers between clock domains is started. #### 33.8.8 Data DAC Reset Name: DATA Offset: 0x08 Reset: 0x0000 Property: PAC Write-Protection, Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |--------|------------|----|----|----|----|----|---|---|--| | | DATA[15:8] | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DATA[7:0] | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | ### Bits 15:0 – DATA[15:0]: Data value to be converted DATA register contains the 10-bit value that is converted to a voltage by the DAC. The adjustment of these 10 bits within the 16-bit register is controlled by CTRLB.LEFTADJ. Table 33-1. Valid Data Bits | CTRLB.LEFTADJ | DATA | Description | |---------------|------------|-------------------------| | 0 | DATA[9:0] | Right adjusted, 10-bits | | 1 | DATA[15:6] | Left adjusted, 10-bits | #### 33.8.9 Data Buffer Name: DATABUF Offset: 0x0C Reset: 0x0000 Property: Write-Synchronized | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |--------|---------------|----|----|----|----|----|---|---|--| | | DATABUF[15:8] | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DATABUF[7:0] | | | | | | | | | | Access | W | W | W | W | W | W | W | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Bits 15:0 - DATABUF[15:0]: Data Buffer DATABUF contains the value to be transferred into DATA register. #### 34. Electrical Characteristics #### 34.1 Disclaimer All typical values are measured at T = 25°C unless otherwise specified. All minimum and maximum values are valid across operating temperature and voltage unless otherwise specified. ### 34.2 Absolute Maximum Ratings Stresses beyond those listed in this section may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 34-1. Absolute Maximum Ratings | Symbol | Description | Min. | Max. | Units | |----------------------|-----------------------------------------------------|----------|-----------------------|-------| | $V_{DD}$ | Power supply voltage | 0 | 3.8 | V | | I <sub>VDD</sub> | Current into a V <sub>DD</sub> pin | - | 92 <sup>(1)</sup> | mA | | I <sub>GND</sub> | Current out of a GND pin | - | 130 <sup>(1)</sup> | mA | | V <sub>PIN</sub> | Pin voltage with respect to GND and V <sub>DD</sub> | GND-0.6V | V <sub>DD</sub> +0.6V | V | | T <sub>storage</sub> | Storage temperature | -60 | 150 | °C | Maximum source current is 46mA and maximum sink current is 65mA per cluster. A cluster is a group of GPIOs as shown in the table below. Also note that each VDD/GND pair is connected to two clusters so current consumption through the pair will be a sum of the clusters source/sink currents. **Caution:** This device is sensitive to electrostatic discharges (ESD). Improper handling may lead to permanent performance degradation or malfunctioning. Handle the device following best practice ESD protection rules: Be aware that the human body can accumulate charges large enough to impair functionality or destroy the device. **Caution:** In debugger cold-plugging mode, NVM erase operations are not protected by the BOD33 and BOD12. NVM erase operation at supply voltages below specified minimum can cause corruption of NVM areas that are mandatory for correct device behavior. #### **Related Links** **GPIO Clusters** ## 34.3 General Operating Ratings The device must operate within the ratings in order for all other electrical characteristics and typical characteristics of the device to be valid. Table 34-2. General Operating Conditions | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |--------------------|-----------------------|-----------|---------------------|------|------|-------| | $V_{DD}$ | Power supply voltage | | 1.62 <sup>(1)</sup> | 3.3 | 3.63 | V | | V <sub>DDANA</sub> | Analog supply voltage | | 1.62 <sup>(1)</sup> | 3.3 | 3.63 | V | | T <sub>A</sub> | Temperature range | | -40 | 25 | 85 | °C | | T <sub>J</sub> | Junction temperature | | - | _ | 100 | °C | - 1. With BOD33 disabled. If the BOD33 is enabled, check Table 34-17. - 2. - 3. # 34.4 Supply Characteristics The following characteristics are applicable to the operating temperature range: $T_A = -40$ °C to 85°C, unless otherwise specified and are valid for a junction temperature up to $T_J = 100$ °C. Refer to *Power Supply and Start-Up Considerations*. **Table 34-3. Supply Characteristics** | Symbol | Conditions | Voltage | | | | |--------------------------------------------------------------|--------------------|---------|------|-------|--| | | | Min. | Max. | Units | | | V <sub>DDIO</sub><br>V <sub>DDIN</sub><br>V <sub>DDANA</sub> | Full Voltage Range | 1.62 | 3.63 | V | | Table 34-4. Supply Rise Rates | Symbol | Parameter | Rise Rate | Units | |--------------------------------------------------------------|-------------------------------------------------------------------------|-----------|-------| | | | Max. | | | V <sub>DDIO</sub><br>V <sub>DDIN</sub><br>V <sub>DDANA</sub> | DC supply peripheral I/Os, internal regulator and analog supply voltage | 0.1 | V/µs | #### **Related Links** Power Supply and Start-Up Considerations # 34.5 Maximum Clock Frequencies Table 34-5. Maximum GCLK Generator Output Frequencies | Symbol | Description | Conditions | Max. | Units | |------------------------------------------------|---------------------------------|------------|------|-------| | f <sub>GCLKGEN0</sub> / f <sub>GCLK_MAIN</sub> | GCLK Generator Output Frequency | Undivided | 96 | MHz | | f <sub>GCLKGEN1</sub> | | Divided | 48 | MHz | | f <sub>GCLKGEN2</sub> | | | | | | f <sub>GCLKGEN3</sub> | | | | | | f <sub>GCLKGEN4</sub> | | | | | | f <sub>GCLKGEN5</sub> | | | | | | f <sub>GCLKGEN6</sub> | | | | | | f <sub>GCLKGEN7</sub> | | | | | | f <sub>GCLKGEN8</sub> | | | | | Table 34-6. Maximum Peripheral Clock Frequencies | Symbol | Description | Max. | Units | |-----------------------------------|----------------------------------------|------|-------| | f <sub>CPU</sub> | CPU clock frequency | 48 | MHz | | f <sub>AHB</sub> | AHB clock frequency | 48 | MHz | | f <sub>APBA</sub> | APBA clock frequency | 48 | MHz | | f <sub>APBB</sub> | APBB clock frequency | 48 | MHz | | f <sub>APBC</sub> | APBC clock frequency | 48 | MHz | | f <sub>GCLK_DFLL48M_REF</sub> | DFLL48M Reference clock frequency | 33 | KHz | | f <sub>GCLK_DPLL</sub> | FDPLL96M Reference clock frequency | 2 | MHz | | f <sub>GCLK_DPLL_32K</sub> | FDPLL96M 32k Reference clock frequency | 32 | KHz | | f <sub>GCLK_WDT</sub> | WDT input clock frequency | 48 | MHz | | f <sub>GCLK_RTC</sub> | RTC input clock frequency | 48 | MHz | | f <sub>GCLK_EIC</sub> | EIC input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_0 | EVSYS channel 0 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_1 | EVSYS channel 1 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_2 | EVSYS channel 2 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_3 | EVSYS channel 3 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_4 | EVSYS channel 4 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_5</sub> | EVSYS channel 5 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_6 | EVSYS channel 6 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_7</sub> | EVSYS channel 7 input clock frequency | 48 | MHz | | Symbol | Description | Max. | Units | |-----------------------------------|------------------------------------------|------|-------| | fGCLK_EVSYS_CHANNEL_8 | EVSYS channel 8 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_9 | EVSYS channel 9 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_10 | EVSYS channel 10 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_11 | EVSYS channel 11 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOMx_SLOW</sub> | Common SERCOM slow input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM0_CORE</sub> | SERCOM0 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM1_CORE</sub> | SERCOM1 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM2_CORE</sub> | SERCOM2 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM3_CORE</sub> | SERCOM3 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM4_CORE</sub> | SERCOM4 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM5_CORE</sub> | SERCOM5 input clock frequency | 48 | MHz | | fGCLK_TCC0, GCLK_TCC1 | TCC0,TCC1 input clock frequency | 96 | MHz | | f <sub>GCLK_TCC2</sub> , GCLK_TC3 | TCC2,TC3 input clock frequency | 96 | MHz | | f <sub>GCLK_TC4</sub> , GCLK_TC5 | TC4,TC5 input clock frequency | 48 | MHz | | f <sub>GCLK_TC6</sub> , GCLK_TC7 | TC6,TC7 input clock frequency | 48 | MHz | | f <sub>GCLK_ADC</sub> | ADC input clock frequency | 48 | MHz | | f <sub>GCLK_AC_DIG</sub> | AC digital input clock frequency | 48 | MHz | | f <sub>GCLK_AC_ANA</sub> | AC analog input clock frequency | 64 | KHz | | f <sub>GCLK_AC1_DIG</sub> | AC1 digital input clock frequency | 48 | MHz | | f <sub>GCLK_AC1_ANA</sub> | AC1 analog input clock frequency | 64 | KHz | | f <sub>GCLK_DAC</sub> | DAC input clock frequency | 350 | KHz | # 34.6 Power Consumption The values in this section are measured values of power consumption under the following conditions, except where noted: - · Operating conditions - $V_{VDDIN} = 3.3 V$ - VDDIN = 1.8V, CPU is running on Flash with three wait states - Wake up time from sleep mode is measured from the edge of the wakeup signal to the execution of the first instruction fetched in flash. - Oscillators - XOSC (crystal oscillator) stopped - Clocks - DFLL48M used as main clock source, except otherwise specified - CPU, AHB clocks undivided - APBA clock divided by 4 - APBB and APBC bridges off - The following AHB module clocks are running: NVMCTRL, APBA bridge - All other AHB clocks stopped - The following peripheral clocks running: PM, SYSCTRL, RTC - All other peripheral clocks stopped - I/Os are inactive with internal pull-up - CPU is running on flash with 1 wait states - Cache enabled - BOD33 disabled Table 34-7. Current Consumption (Die Revision E) | Mode | Conditions | T <sub>A</sub> | V <sub>CC</sub> | Тур. | Max. | Units | |--------|-------------------------------------|----------------|-----------------|--------------|--------------|------------------| | ACTIVE | CPU running a While 1 | 25°C | 3.3V | 3.7 | 3.9 | mA | | | algorithm | 85°C | 3.3V | 3.8 | 4 | | | | CPU running a While 1 | 25°C | 1.8V | 3.7 | 3.9 | | | | algorithm | 85°C | 1,8V | 3.8 | 4 | | | | CPU running a While 1 | 25°C | 3.3V | 72*Freq+107 | 76*Freq+111 | μA (with freq in | | | algorithm, with GCLKIN as reference | 85°C | 3.3V | 72*Freq+198 | 76*Freq+210 | MHz) | | | CPU running a Fibonacci | 25°C | 3.3V | 4.2 | 4.6 | mA | | | algorithm | 85°C | 3.3V | 4.3 | 4.7 | | | | CPU running a Fibonacci algorithm | 25°C | 1.8V | 4.2 | 4.6 | | | | | 85°C | 1.8V | 4.3 | 4.7 | | | | CPU running a Fibonacci | 25°C | 3.3V | 83*Freq+107 | 87*Freq+111 | μA(with freq in | | | algorithm, with GCLKIN as reference | 85°C | 3.3V | 84*Freq+199 | 87*Freq+216 | MHz) | | | CPU running a CoreMark | 25°C | 3.3V | 5.2 | 5.7 | | | | algorithm | 85°C | 3.3V | 5.3 | 5.8 | | | | CPU running a CoreMark | 25°C | 1.8V | 4.8 | 5.1 | | | | algorithm | 85°C | 1.8V | 4.9 | 5.2 | | | | CPU running a CoreMark | 25°C | 3.3V | 104*Freq+109 | 108*Freq+113 | μA (with freq in | | | algorithm, with GCLKIN as reference | 85°C | 3.3V | 104*Freq+200 | 109*Freq+212 | MHz) | | Mode | Conditions | T <sub>A</sub> | V <sub>CC</sub> | Тур. | Max. | Units | |---------|------------------------------|----------------|-----------------|------|------|-------| | IDLE0 | Default operating conditions | 25°C | 3.3V | 2.4 | 2.5 | mA | | | | 85°C | 3.3V | 2.5 | 2.6 | | | IDLE1 | Default operating conditions | 25°C | 3.3V | 1.8 | 1.9 | | | | | 85°C | 3.3V | 1.9 | 2.0 | | | IDLE2 | Default operating conditions | 25°C | 3.3V | 1.3 | 1.4 | | | | | 85°C | 3.3V | 1.4 | 1.5 | | | STANDBY | RTC running at 1kHz | 25°C | 3.3V | 4 | 6.2 | μΑ | | | | 85°C | 3.3V | 54 | 100 | | | | RTC stopped | 25°C | 3.3V | 2.8 | 5.0 | | | | | 85°C | 3.3V | 52 | 98.8 | | Table 34-8. Current Consumption (Die Revision F) | Mode | Conditions | T <sub>A</sub> | V <sub>cc</sub> | Тур. | Max. | Units | |--------|-------------------------------------|----------------|-----------------|--------------|--------------|------------------| | ACTIVE | CPU running a While 1 | 25°C | 3.3V | 3.7 | 3.9 | mA | | | algorithm | 85°C | 3.3V | 3.8 | 4 | | | | CPU running a While 1 | 25°C | 1.8V | 3.7 | 3.9 | | | | algorithm | 85°C | 1,8V | 3.8 | 4 | | | | CPU running a While 1 | 25°C | 3.3V | 72*Freq+107 | 76*Freq+111 | μA (with freq in | | | algorithm, with GCLKIN as reference | 85°C | 3.3V | 72*Freq+198 | 76*Freq+210 | MHz) | | | CPU running a Fibonacci | | 3.3V | 4.2 | 4.6 | mA | | | algorithm | 85°C | 3.3V | 4.3 | 4.7 | | | | CPU running a Fibonacci algorithm | 25°C | 1.8V | 4.2 | 4.6 | | | | | 85°C | 1.8V | 4.3 | 4.7 | | | | CPU running a Fibonacci | 25°C | 3.3V | 83*Freq+107 | 87*Freq+111 | μA(with freq in | | | algorithm, with GCLKIN as reference | 85°C | 3.3V | 84*Freq+199 | 87*Freq+216 | MHz) | | | CPU running a CoreMark | 25°C | 3.3V | 5.2 | 5.7 | | | | algorithm | 85°C | 3.3V | 5.3 | 5.8 | | | | CPU running a CoreMark | 25°C | 1.8V | 4.8 | 5.1 | | | | algorithm | 85°C | 1.8V | 4.9 | 5.2 | | | | CPU running a CoreMark | 25°C | 3.3V | 104*Freq+109 | 108*Freq+113 | μA (with freq in | | | algorithm, with GCLKIN as reference | 85°C | 3.3V | 104*Freq+200 | 109*Freq+212 | MHz) | | Mode | Conditions | T <sub>A</sub> | V <sub>CC</sub> | Тур. | Max. | Units | |---------|------------------------------|----------------|-----------------|------|-------|-------| | IDLE0 | Default operating conditions | 25°C | 3.3V | 2.4 | 2.5 | mA | | | | | 3.3V | 2.5 | 2.6 | | | IDLE1 | Default operating conditions | 25°C | 3.3V | 1.8 | 1.9 | | | | | 85°C | 3.3V | 1.9 | 2 | | | IDLE2 | Default operating conditions | | 3.3V | 1.3 | 1.4 | | | | | 85°C | 3.3V | 1.4 | 1.5 | | | STANDBY | J , | 25°C | 3.3V | 4.6 | 15.0 | μΑ | | | running at 1kHz | 85°C | 3.3V | 43 | 102.0 | | | | XOSC32K and RTC stopped | 25°C | 3.3V | 3.4 | 14.0 | | | | | 85°C | 3.3V | 42 | 100.0 | | # Table 34-9. Wake-up Time | Mode | Conditions | T <sub>A</sub> | Min. | Тур. | Max. | Units | |---------|-------------------------------------------------------|----------------|------|------|------|-------| | IDLE0 | OSC8M used as main clock source, Cache disabled | 25°C | _ | 4.0 | - | μs | | | | 85°C | - | 4.0 | - | | | IDLE1 | DLE1 IOSC8M used as main clock source, Cache disabled | 25°C | _ | 12.1 | _ | | | | | | - | 13.6 | - | | | IDLE2 | IOSC8M used as main clock source, Cache disabled | 25°C | _ | 13.0 | - | | | | | 85°C | - | 14.5 | - | | | STANDBY | IOSC8M used as main clock source, Cache disabled | 25°C | - | 19.6 | - | | | | | 85°C | - | 19.7 | - | | Figure 34-1. Measurement Schematic ### 34.7 Peripheral Power Consumption #### 34.7.1 Default conditions, except where noted: - Operating conditions - $V_{VDDIN} = 3.3 V$ - Oscillators - XOSC (crystal oscillator) stopped - OSC8M at 8MHz - Clocks - OSC8M used as main clock source - CPU, AHB and APBn clocks undivided - The following AHB module clocks are running: NVMCTRL, HPB2 bridge, HPB1 bridge, HPB0 bridge - All other AHB clocks stopped - The following peripheral clocks running: PM, SYSCTRL - All other peripheral clocks stopped - I/Os are inactive with internal pull-up - CPU in IDLE0 mode - Cache enabled - BOD33 disabled In this default conditions, the power consumption I<sub>default</sub> is measured. Operating mode for each peripheral in turn: - Configure and enable the peripheral GCLK (When relevant, see conditions) - Unmask the peripheral clock - Enable the peripheral (when relevant) - Set CPU in IDLE0 mode - Measurement I<sub>periph</sub> - Wake-up CPU via EIC (async: level detection, filtering disabled) - Disable the peripheral (when relevant) - · Mask the peripheral clock - Disable the peripheral GCLK (when relevant, see conditions) Each peripheral power consumption provided in table x.y is the value ( $I_{periph}$ - $I_{default}$ ), using the same measurement method as for global power consumption measurement **Table 34-10. Typical Peripheral Current Consumption** | Peripheral | Conditions | Тур. | Units | |-----------------------------|--------------------------------------------------------|-------|-------| | RTC | f <sub>GCLK_RTC</sub> = 32kHz, 32bit counter mode | 7.4 | μA | | WDT | f <sub>GCLK_WDT</sub> =32kHz, normal mode with EW | 5.5 | μA | | ACx | Both f <sub>GCLK</sub> =8MHz, Enable both COMP | 31.3 | μA | | TCx <sup>(1)</sup> | f <sub>GCLK</sub> =8MHz, Enable + COUNTER in 8bit mode | 50 | μA | | TCC2 | f <sub>GCLK</sub> =8MHz, Enable + COUNTER | 95.5 | μA | | TCC1 | f <sub>GCLK</sub> =8MHz, Enable + COUNTER | 167.5 | μA | | TCC0 | f <sub>GCLK</sub> =8MHz, Enable + COUNTER | 180.3 | μA | | SERCOMx.I2CM <sup>(2)</sup> | f <sub>GCLK</sub> =8MHz, Enable | 69.7 | μA | | SERCOMx.I2CS | f <sub>GCLK</sub> =8MHz, Enable | 29.2 | μA | | SERCOMx.SPI | f <sub>GCLK</sub> =8MHz, Enable | 64.6 | μA | | SERCOMx.USART | f <sub>GCLK</sub> =8MHz, Enable | 65.5 | μA | | DMAC <sup>(4)</sup> | RAM to RAM transfer | 399.5 | μA | #### Note: - 1. All TCs from 4 to 7 share the same power consumption values. - 2. All SERCOMs from 0 to 5 share the same power consumption values. - 3. The value includes the power consumption of the R/W access to the RAM. ## 34.8 I/O Pin Characteristics #### 34.8.1 Normal I/O Pins #### Table 34-11. Normal I/O Pins Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|------------------------------------|---------------------------------------------------------|----------------------|---------------------|----------------------|-------| | R <sub>PULL</sub> | Pull-up - Pull-<br>down resistance | All pins except for PA24 and PA25 | 20 | 40 | 60 | kΩ | | V <sub>IL</sub> | Input low-level | V <sub>DD</sub> =1.62V-2.7V | - | - | 0.25*V <sub>DD</sub> | V | | | voltage | V <sub>DD</sub> =2.7V-3.63V | - | - | 0.3*V <sub>DD</sub> | | | V <sub>IH</sub> | Input high-level | V <sub>DD</sub> =1.62V-2.7V | 0.7*V <sub>DD</sub> | - | - | | | | voltage | V <sub>DD</sub> =2.7V-3.63V | 0.55*V <sub>DD</sub> | - | _ | | | V <sub>OL</sub> | Output low-level voltage | V <sub>DD</sub> >1.6V, I <sub>OL</sub> maxI | - | 0.1*V <sub>DD</sub> | 0.2*V <sub>DD</sub> | | | V <sub>OH</sub> | Output high-level voltage | V <sub>DD</sub> >1.6V, I <sub>OH</sub> maxII | 0.8*V <sub>DD</sub> | 0.9*V <sub>DD</sub> | - | | | I <sub>OL</sub> | Output low-level current | V <sub>DD</sub> =1.62V-3V,<br>PORT.PINCFG.DRVSTR=0 | - | - | 1 | mA | | | | V <sub>DD</sub> =3V-3.63V,<br>PORT.PINCFG.DRVSTR=0 | - | - | 2.5 | | | | | V <sub>DD</sub> =1.62V-3V,<br>PORT.PINCFG.DRVSTR=1 | - | - | 3 | | | | | V <sub>DD</sub> =3V-3.63V,<br>PORT.PINCFG.DRVSTR=1 | - | - | 10 | | | I <sub>OH</sub> | Output high-level current | V <sub>DD</sub> =1.62V-3V,<br>PORT.PINCFG.DRVSTR=0 | - | - | 0.70 | | | | | V <sub>DD</sub> =3V-3.63V,<br>PORT.PINCFG.DRVSTR=0 | - | - | 2 | | | | | V <sub>DD</sub> =1.62V-3V,<br>PORT.PINCFG.DRVSTR=1 | - | - | 2 | | | | | V <sub>DD</sub> =3V-3.63V,<br>PORT.PINCFG.DRVSTR=1 | - | - | 7 | | | t <sub>RISE</sub> | Rise time <sup>(1)</sup> | PORT.PINCFG.DRVSTR=0load = 5pF, V <sub>DD</sub> = 3.3V | - | - | 15 | ns | | | | PORT.PINCFG.DRVSTR=1load = 20pF, V <sub>DD</sub> = 3.3V | - | - | 15 | | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|--------------------------|---------------------------------------------------------|------|----------|------|-------| | t <sub>FALL</sub> | Fall time <sup>(1)</sup> | PORT.PINCFG.DRVSTR=0load = 5pF, V <sub>DD</sub> = 3.3V | - | - | 15 | ns | | | | PORT.PINCFG.DRVSTR=1load = 20pF, V <sub>DD</sub> = 3.3V | - | - | 15 | | | I <sub>LEAK</sub> | Input leakage current | Pull-up resistors disabled | -1 | +/-0.015 | 1 | μΑ | **Note:** 1. These values are based on simulation. These values are not covered by test limits in production or characterization. #### 34.8.2 I2C Pins Refer to I/O Multiplexing and Considerations to get the list of I<sup>2</sup>C pins. Table 34-12. I<sup>2</sup>C Pins Characteristics in I<sup>2</sup>C configuration | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |-------------------|--------------------------------------|---------------------------------------------------------|----------------------|------|----------------------|-------| | R <sub>PULL</sub> | Pull-up - Pull-down resistance | I | 20 | 40 | 60 | kΩ | | V <sub>IL</sub> | Input low-level voltage | V <sub>DD</sub> =1.62V-2.7VI | - | - | 0.25*V <sub>DD</sub> | V | | | | V <sub>DD</sub> =2.7V-3.63V | - | - | 0.3*V <sub>DD</sub> | | | V <sub>IH</sub> | Input high-level voltage | V <sub>DD</sub> =1.62V-2.7V | 0.7*V <sub>DD</sub> | - | - | | | | | V <sub>DD</sub> =2.7V-3.63VI | 0.55*V <sub>DD</sub> | - | _ | | | V <sub>HYS</sub> | Hysteresis of Schmitt trigger inputs | | 0.08*V <sub>DD</sub> | - | - | | | V <sub>OL</sub> | Output low-level voltage | V <sub>DD</sub> > 2.0V,<br>I <sub>OL</sub> =3mA | - | - | 0.4 | | | | | V <sub>DD</sub> ≤2.0V<br>, I <sub>OL</sub> =2mA | - | - | 0.2*V <sub>DD</sub> | | | I <sub>OL</sub> | Output low-level current | V <sub>OL</sub> =0.4V<br>Standard, Fast and HS<br>Modes | 3 | | | mA | | | | V <sub>OL</sub> =0.4V<br>Fast Mode + | 20 | - | - | | | | | V <sub>OL</sub> =0.6V | 6 | - | - | | | f <sub>SCL</sub> | SCL clock frequency | I | - | - | 3.4 | MHz | I<sup>2</sup>C pins timing characteristics can be found in SERCOM in I2C Mode Timing. #### 34.8.3 XOSC Pin XOSC pins behave as normal pins when used as normal I/Os. Refer to table Normal I/O Pins. #### 34.8.4 XOSC32 Pin XOSC32 pins behave as normal pins when used as normal I/Os. Refer to table Normal I/O Pins. #### 34.8.5 External Reset Pin Reset pin has the same electrical characteristics as normal I/O pins. Refer to table Normal I/O Pins. #### 34.9 Injection Current Stresses beyond those listed in the table below may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 34-13. Injection Current<sup>(1,2)</sup> | Symbol | Description | min | max | Unit | |-----------------------|----------------------------------|-----|-----|------| | I <sub>inj1</sub> (3) | IO pin injection current | -1 | +1 | mA | | I <sub>inj2</sub> (4) | IO pin injection current | -15 | +15 | mA | | I <sub>injtotal</sub> | Sum of IO pins injection current | -45 | +45 | mA | - 1. Injecting current may have an effect on the accuracy of Analog blocks - 2. Injecting current on Backup IOs is not allowed - 3. Conditions for $V_{pin}$ : $V_{pin} < GND-0.6V$ or $3.6V < V_{pin} \le 4.2V$ . Conditions for V<sub>DD</sub>: 3V<V<sub>DD</sub>≤3.6V. If $V_{pin}$ is lower than GND-0.6V, a current limiting resistor is required. The negative DC injection current limiting resistor R is calculated as $R = |(GND-0.6V - V_{pin})/I_{ini1}|$ . If $V_{pin}$ is greater than $V_{DD}$ +0.6V, a current limiting resistor is required. The positive DC injection current limiting resistor R is calculated as $R = (V_{pin} - (V_{DD} + 0.6))/I_{inj1}$ . 4. Conditions for $V_{pin}$ : $V_{pin} < GND-0.6V$ or $V_{pin} \le 3.6V$ . Conditions for V<sub>DD</sub>: V<sub>DD</sub>≤3V. If $V_{pin}$ is lower than GND-0.6V, a current limiting resistor is required. The negative DC injection current limiting resistor R is calculated as $R = |(GND-0.6V - V_{pin})/I_{inj2}|$ . If $V_{pin}$ is greater than $V_{DD}+0.6V$ , a current limiting resistor is required. The positive DC injection current limiting resistor R is calculated as $R = (V_{pin}-(V_{DD}+0.6))/I_{ini2}$ . ### 34.10 Analog Characteristics #### 34.10.1 Voltage Regulator Characteristics Table 34-14. Voltage Regulator Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------|------------------------------|-------------------------------|------|------|------|-------| | V <sub>DDCORE</sub> | DC calibrated output voltage | Voltage regulator normal mode | 1.1 | 1.23 | 1.30 | V | Note: Supplying any external components using $V_{DDCORE}$ pin is not allowed to assure the integrity of the core supply voltage. Table 34-15. Decoupling requirements | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|-----------------------------------------------------------------|------------|------|------|------|-------| | C <sub>IN</sub> | Input regulator capacitor, between V <sub>DDIN</sub> and GND | | - | 1 | - | μF | | C <sub>OUT</sub> | Output regulator capacitor, between V <sub>DDCORE</sub> and GND | | 0.8 | 1 | - | μF | # 34.10.2 Power-On Reset (POR) Characteristics #### Table 34-16. POR Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------------|------------------------------------------|------|------|------|-------| | V <sub>POT+</sub> | Voltage threshold on V <sub>DD</sub> rising | V <sub>DD</sub> falls at 1V/ms or slower | 1.27 | 1.45 | 1.58 | V | | V <sub>POT-</sub> | Voltage threshold on V <sub>DD</sub> falling | | 0.72 | 0.99 | 1.32 | V | Figure 34-2. POR Operating Principle #### 34.10.3 Brown-Out Detectors Characteristics #### 34.10.3.1 BOD33 Figure 34-3. BOD33 Hysteresis OFF Figure 34-4. BOD33 Hysteresis ON Table 34-17. BOD33 LEVEL Value | Symbol | BOD33.LEVEL | Conditions | Min. | Тур. | Max. | Units | |-------------------|-------------|----------------------|------|-------|-------|-------| | V <sub>BOD+</sub> | 6 | Hysteresis ON | - | 1.715 | 1.745 | V | | | 7 | | - | 1.750 | 1.779 | | | | 39 | _ | - | 2.84 | 2.92 | | | | 48 | | - | 3.2 | 3.3 | | | V <sub>BOD-</sub> | 6 | or<br>Hysteresis OFF | 1.62 | 1.64 | 1.67 | | | or | 7 | | 1.64 | 1.675 | 1.71 | | | $V_{BOD}$ | 39 | | 2.72 | 2.77 | 2.81 | | | | 48 | | 3.0 | 3.07 | 3.2 | | **Note:** See chapter Memories table *NVM User Row Mapping* for the BOD33 default value settings. Table 34-18. BOD33 Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------------------------------------|-------------------------------------------------------------------------------------|------|--------------------|------|-------| | | Step size, between adjacent values in BOD33.LEVEL | | _ | 34 | - | mV | | V <sub>HYST</sub> | V <sub>BOD+</sub> - V <sub>BOD-</sub> | Hysteresis ON | 35 | - | 170 | mV | | t <sub>DET</sub> | Detection time | Time with V <sub>DDANA</sub> < V <sub>TH</sub> necessary to generate a reset signal | _ | 0.9 <sup>(1)</sup> | - | μs | | I <sub>BOD33</sub> | Current consumption | Continuous mode | 2.9 | 33 | 52.2 | μA | | | | Sampling mode | _ | 23 | 75.5 | | | t <sub>STARTUP</sub> | Startup time | | - | 2.2(1) | _ | μs | **Note:** 1. These values are based on simulation. These values are not covered by test limits in production or characterization. #### **Related Links** **NVM User Row Mapping** # 34.10.4 Analog-to-Digital (ADC) characteristics Table 34-19. Operating Conditions | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------------------|-------------------------------------------------------|----------------------------------------------|-----------------------------|------------------------------|-------------------------|--------| | RES | Resolution | | 8 | - | 12 | bits | | f <sub>CLK_ADC</sub> | ADC Clock frequency | | 30 | - | 2100 | kHz | | | Sample rate <sup>(1)</sup> | Single shot | 5 | - | 300 | ksps | | | | Free running | 5 | - | 350 | ksps | | | Sampling time <sup>(1)</sup> | | 0.5 | - | - | cycles | | | Conversion time <sup>(1)</sup> | 1x Gain | 6 | - | - | cycles | | $V_{REF}$ | Voltage reference range | | 1.0 | - | V <sub>DDANA</sub> -0.6 | V | | V <sub>REFINT1V</sub> | Internal 1V reference | | - | 1.0 | - | V | | V <sub>REFINTVCC0</sub> | Internal ratiometric reference 0 <sup>(2)</sup> | | - | V <sub>DDANA</sub> /<br>1.48 | - | V | | V <sub>REFINTVCC0</sub> Voltage Error | Internal ratiometric reference 0 <sup>(2)</sup> error | 2.0V <<br>V <sub>DDANA</sub> <3.63V | -1.0 | - | +1.0 | % | | V <sub>REFINTVCC1</sub> | Internal ratiometric reference 1 <sup>(2)</sup> | V <sub>DDANA</sub> >2.0V | _ | V <sub>DDANA</sub> /2 | - | V | | V <sub>REFINTVCC1</sub> Voltage Error | Internal ratiometric reference 1 <sup>(2)</sup> error | 2.0V <<br>V <sub>DDANA</sub> <3.63V | -1.0 | - | +1.0 | % | | | Conversion range <sup>(1)</sup> | Differential mode | -V <sub>REF</sub> /<br>GAIN | - | +V <sub>REF</sub> /GAIN | V | | | | Single-ended mode | 0.0 | - | +V <sub>REF</sub> /GAIN | V | | C <sub>SAMPLE</sub> | Sampling capacitance <sup>(2)</sup> | | - | 3.5 | - | pF | | R <sub>SAMPLE</sub> | Input channel source resistance <sup>(2)</sup> | | - | - | 3.5 | kΩ | | I <sub>DD</sub> | DC supply current <sup>(1)</sup> | f <sub>CLK_ADC</sub> = 2.1MHz <sup>(3)</sup> | - | 1.25 | 1.79 | mA | #### Note: - 1. These values are based on characterization. These values are not covered by test limits in production. - 2. These values are based on simulation. These values are not covered by test limits in production or characterization. - 3. In this condition and for a sample rate of 350ksps, 1 Conversion at gain 1x takes 6 clock cycles of the ADC clock. Table 34-20. Differential Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------|--------------------------------|---------------------------------------------|---------|---------|---------|-------| | ENOB | Effective Number Of Bits | With gain compensation | - | 10.5 | 10.8 | bits | | TUE | Total Unadjusted Error | 1x gain | 1.5 | 2.7 | 10.0 | LSB | | INLI | Integral Non Linearity | 1x gain | 0.9 | 1.3 | 4.0 | LSB | | DNL | Differential Non Linearity | 1x gain | +/-0.3 | +/-0.5 | +/-0.95 | LSB | | | Gain Error | Ext. Ref 1x | -10.0 | 1.3 | +10.0 | mV | | | | V <sub>REF</sub> =V <sub>DDANA</sub> /1.48 | -10.0 | -1.0 | +10.0 | mV | | | | Bandgap | -20.0 | -2.0 | +20.0 | mV | | Gain Accuracy | Gain Accuracy <sup>(5)</sup> | Ext. Ref. 0.5x | +/-0.02 | +/-0.05 | +/-0.1 | % | | | | Ext. Ref. 2x to 16x | +/-0.01 | +/-0.03 | +/-0.5 | % | | | Offset Error | Ext. Ref. 1x | -5.0 | -1.0 | +5.0 | mV | | | | V <sub>REF</sub> =V <sub>DDANA</sub> /1.48 | -5.0 | 0.6 | +5.0 | mV | | | | Bandgap | -5.0 | -1.0 | +5.0 | mV | | SFDR | Spurious Free Dynamic Range | 1x gain | 65 | 71.3 | 77.0 | dB | | SINAD | Signal-to-Noise and Distortion | $F_{CLK\_ADC} = 2.1MHz$<br>$F_{IN} = 40kHz$ | 58 | 65 | 67 | dB | | SNR | Signal-to-Noise Ratio | | 60 | 66 | 68.6 | dB | | THD | Total Harmonic Distortion | A <sub>IN</sub> = 95%FSR | -75.0 | -71.0 | -67.0 | dB | | | Noise RMS | T=25°C | 0.6 | 1.0 | 1.6 | mV | #### Note: - 1. Maximum numbers are based on characterization and not tested in production, and valid for 5% to 95% of the input voltage range. - 2. Dynamic parameter numbers are based on characterization and not tested in production. - 3. Respect the input common mode voltage through the following equations (where VCM\_IN is the Input channel common mode voltage): - 1.1. If |VIN| > VREF/4 - VCM\_IN < 0.95\*VDDANA + VREF/4 0.75V</li> - VCM IN > VREF/4 -0.05\*VDDANA -0.1V - 1.2. If |VIN| < VREF/4 - VCM IN < 1.2\*VDDANA 0.75V</li> - VCM IN > 0.2\*VDDANA 0.1V - 4. The ADC channels on pins PA08, PA09, PA10, PA11 are powered from the VDDIO power supply. The ADC performance of these pins will not be the same as all the other ADC channels on pins powered from the VDDANA power supply. - 5. The gain accuracy represents the gain error expressed in percent. Gain accuracy (%) = (Gain Error in V x 100) / (2\*Vref/GAIN) Table 34-21. Single-Ended Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|--------------------------------|------------------------------------------|---------|---------|---------|-------| | ENOB | Effective Number of Bits | With gain compensation | - | 9.7 | 10.1 | Bits | | TUE | Total Unadjusted Error | 1x gain | - | 7.9 | 15.0 | LSB | | INL | Integral Non-Linearity | 1x gain | 1.4 | 2.6 | 4.5 | LSB | | DNL | Differential Non-Linearity | 1x gain | +/-0.6 | +/-0.7 | +/-0.95 | LSB | | | Gain Error | Ext. Ref. 1x | -5.0 | 0.6 | +5.0 | mV | | | Gain Accuracy <sup>(4)</sup> | | +/-0.2 | +/-0.37 | +/-0.55 | % | | | | | +/-0.01 | +/-0.1 | +/-0.2 | % | | | Offset Error | Ext. Ref. 1x | -5.0 | 0.6 | +5.0 | mV | | SFDR | Spurious Free Dynamic Range | 1x gain | 63.0 | 68.0 | 71.0 | dB | | SINAD | Signal-to-Noise and Distortion | F <sub>CLK_ADC</sub> = 2.1MHz | 55.0 | 60.1 | 63.0 | dB | | SNR | Signal-to-Noise Ratio | $F_{IN} = 40$ kHz<br>$A_{IN} = 95\%$ FSR | 54.0 | 61.0 | 64.0 | dB | | THD | Total Harmonic Distortion | | -70.8 | -68.0 | -65.0 | dB | | | Noise RMS | T = 25°C | _ | 1.0 | _ | mV | #### Note: - 1. Maximum numbers are based on characterization and not tested in production, and for 5% to 95% of the input voltage range. - 2. Respect the input common mode voltage through the following equations (where VCM\_IN is the Input channel common mode voltage) for all VIN: - VCM IN < 0.7\*VDDANA + VREF/4 0.75V</li> - VCM IN > VREF/4 0.3\*VDDANA 0.1V - 3. The ADC channels on pins PA08, PA09, PA10, PA11 are powered from the VDDIO power supply. The ADC performance of these pins will not be the same as all the other ADC channels on pins powered from the VDDANA power supply. - 4. The gain accuracy represents the gain error expressed in percent. Gain accuracy (%) = (Gain Error in V x 100) / (Vref/GAIN) #### 34.10.4.1 Performance with the Averaging Digital Feature Averaging is a feature which increases the sample accuracy. ADC automatically computes an average value of multiple consecutive conversions. The numbers of samples to be averaged is specified by the Number-of-Samples-to-be-collected bit group in the Average Control register (AVGCTRL.SAMPLENUM[3:0]) and the averaged output is available in the Result register (RESULT). Table 34-22. Averaging Feature | Average<br>Number | Conditions | SNR<br>(dB) | SINAD<br>(dB) | SFDR<br>(dB) | ENOB<br>(bits) | |-------------------|-------------------------------------------------------------------|-------------|---------------|--------------|----------------| | 1 | V <sub>DDANA</sub> =3.0V, V <sub>REF</sub> =1.0V, 350kSps at 25°C | 66.0 | 65.0 | 72.8 | 10.5 | | 8 | | 67.6 | 65.8 | 75.1 | 10.62 | | 32 | | 69.7 | 67.1 | 75.3 | 10.85 | | 128 | | 70.4 | 67.5 | 75.5 | 10.91 | #### 34.10.4.2 Performance with the hardware offset and gain correction Inherent gain and offset errors affect the absolute accuracy of the ADC. The offset error cancellation is handled by the Offset Correction register (OFFSETCORR) and the gain error cancellation, by the Gain Correction register (GAINCORR). The offset and gain correction value is subtracted from the converted data before writing the Result register (RESULT). Table 34-23. Offset and Gain correction feature | Gain<br>Factor | Conditions | Offset<br>Error (mV) | Gain Error<br>(mV) | Total Unadjusted<br>Error (LSB) | |----------------|-----------------------------------------|----------------------|--------------------|---------------------------------| | 0.5x | July Sand | 0.25 | 1.0 | 2.4 | | 1x | V <sub>REF</sub> =1.0V, 350kSps at 25°C | 0.20 | 0.10 | 1.5 | | 2x | | 0.15 | -0.15 | 2.7 | | 8x | | -0.05 | 0.05 | 3.2 | | 16x | | 0.10 | -0.05 | 6.1 | #### 34.10.4.3 Inputs and Sample and Hold Acquisition Times The analog voltage source must be able to charge the sample and hold (S/H) capacitor in the ADC in order to achieve maximum accuracy. Seen externally the ADC input consists of a resistor ( $R_{\rm SAMPLE}$ ) and a capacitor ( $C_{\rm SAMPLE}$ ). In addition, the source resistance ( $R_{\rm SOURCE}$ ) must be taken into account when calculating the required sample and hold time. The next figure shows the ADC input channel equivalent circuit. Figure 34-5. ADC Input To achieve n bits of accuracy, the $C_{\mathrm{SAMPLE}}$ capacitor must be charged at least to a voltage of $$V_{\text{CSAMPLE}} \ge V_{\text{IN}} \times \left(1 + -2^{-(n+1)}\right)$$ The minimum sampling time $t_{\rm SAMPLEHOLD}$ for a given $R_{\rm SOURCE}$ can be found using this formula: $$t_{\mathsf{SAMPLEHOLD}} \geq \left(R_{\mathsf{SAMPLE}} + R_{\mathsf{SOURCE}}\right) \times \left(\mathcal{C}_{\mathsf{SAMPLE}}\right) \times (n+1) \times \ln(2)$$ for a 12 bits accuracy: $$t_{\text{SAMPLEHOLD}} \ge \left(R_{\text{SAMPLE}} + R_{\text{SOURCE}}\right) \times \left(C_{\text{SAMPLE}}\right) \times 9.02$$ where $$t_{\mathsf{SAMPLEHOLD}} = \frac{1}{2 \times f_{\mathsf{ADC}}}$$ # 34.10.5 Digital to Analog Converter (DAC) Characteristics Table 34-24. Operating Conditions<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------|----------------------------------|-----------------------|------|-------------|--------------------------|-------| | $V_{DDANA}$ | Analog supply voltage | | 1.62 | - | 3.63 | V | | $AV_{REF}$ | External reference voltage | | 1.0 | - | V <sub>DDANA</sub> -0.6 | V | | | Internal reference voltage 1 | | - | 1 | - | V | | | Internal reference voltage 2 | | - | $V_{DDANA}$ | - | V | | | Linear output voltage range | | 0.05 | - | V <sub>DDANA</sub> -0.05 | V | | | Minimum resistive load | | 5 | - | - | kΩ | | | Maximum capacitance load | | _ | - | 100 | pF | | I <sub>DD</sub> | DC supply current <sup>(2)</sup> | Voltage pump disabled | - | 160 | 230 | μΑ | - 1. These values are based on specifications otherwise noted. - 2. These values are based on characterization. These values are not covered by test limits in production. Table 34-25. Clock and Timing<sup>(1)</sup> | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Units | |--------|-----------------|--------------------------|-----------------------------|------|------|------|-------| | | Conversion rate | C <sub>load</sub> =100pF | Normal mode | - | - | 350 | ksps | | | | $R_{load} > 5k\Omega$ | For Δ <sub>DATA</sub> =+/-1 | - | - | 1000 | | | | Startup time | V <sub>DDNA</sub> > 2.6V | | - | - | 2.85 | μs | | | | V <sub>DDNA</sub> < 2.6V | | - | - | 10 | μs | 1. These values are based on simulation. These values are not covered by test limits in production or characterization. Table 34-26. Accuracy Characteristics(1) | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Units | |--------|----------------------------|---------------------------------------|------------------------|---------|---------|---------|-------| | RES | Input resolution | | | - | - | 10 | Bits | | INL | Integral non-linearity | V <sub>REF</sub> = Ext 1.0V | V <sub>DD</sub> = 1.6V | 0.7 | 0.75 | 2 | LSB | | | | | V <sub>DD</sub> = 3.6V | 0.6 | 0.65 | 1.5 | | | | | V <sub>REF</sub> = V <sub>DDANA</sub> | V <sub>DD</sub> = 1.6V | 0.6 | 0.85 | 2 | | | | | | V <sub>DD</sub> = 3.6V | 0.5 | 0.8 | 1.5 | | | | | V <sub>REF</sub> = INT1V | V <sub>DD</sub> = 1.6V | 0.5 | 0.75 | 1.5 | | | | | | V <sub>DD</sub> = 3.6V | 0.7 | 0.8 | 1.5 | | | DNL | Differential non-linearity | V <sub>REF</sub> = Ext 1.0V | V <sub>DD</sub> = 1.6V | +/-0.3 | +/-0.4 | +/-1.0 | LSB | | | | | V <sub>DD</sub> = 3.6V | +/-0.25 | +/-0.4 | +/-0.75 | | | | | V <sub>REF</sub> = V <sub>DDANA</sub> | V <sub>DD</sub> = 1.6V | +/-0.4 | +/-0.55 | +/-1.5 | | | | | | V <sub>DD</sub> = 3.6V | +/-0.2 | +/-0.3 | +/-0.75 | | | | | V <sub>REF</sub> = INT1V | V <sub>DD</sub> = 1.6V | +/-0.5 | +/-0.7 | +/-1.5 | | | | | | V <sub>DD</sub> = 3.6V | +/-0.4 | +/-0.7 | +/-1.5 | | | | Gain error | Ext. V <sub>REF</sub> | | +/-0.5 | +/-5 | +/-10 | mV | | | Offset error | Ext. V <sub>REF</sub> | | +/-2 | +/-1.5 | +/-8 | mV | Note: 1. All values measured using a conversion rate of 350ksps. # 34.10.6 Analog Comparator Characteristics Table 34-27. Electrical and Timing | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|------------------------------|----------------------------------------------------------------------------------------|------|------|-------------|-------| | | Positive input voltage range | | 0 | - | $V_{DDANA}$ | V | | | Negative input voltage range | | 0 | - | $V_{DDANA}$ | | | | Offset | Hysteresis = 0, Fast mode | -15 | 0.0 | +15 | mV | | | | Hysteresis = 0, Low power mode | -25 | 0.0 | +25 | mV | | | Hysteresis | Hysteresis = 1, Fast mode | 20 | 50 | 85 | mV | | | | Hysteresis = 1, Low power mode | 15 | 40 | 75 | mV | | | Propagation delay | Changes for V <sub>ACM</sub> =V <sub>DDANA</sub> /2<br>100mV overdrive, Fast mode | - | 90 | 180 | ns | | | | Changes for V <sub>ACM</sub> =V <sub>DDANA</sub> /2<br>100mV overdrive, Low power mode | - | 282 | 520 | ns | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------|--------------------------------------|--------|-------|--------|-------| | t <sub>STARTUP</sub> | Startup time | Enable to ready delay Fast mode | - | 1 | 2.6 | μs | | | | Enable to ready delay Low power mode | - | 14 | 22 | μs | | V <sub>SCALE</sub> | INL <sup>(3)</sup> | | -1.4 | 0.75 | +1.4 | LSB | | | DNL <sup>(3)</sup> | | -0.9 | 0.25 | +0.9 | LSB | | | Offset Error (1)(2) | | -0.200 | 0.260 | +0.920 | LSB | | | Gain Error (1)(2) | | -0.89 | 0.215 | 0.89 | LSB | #### Note: - 1. According to the standard equation V(X)=V<sub>LSB</sub>\*(X+1); V<sub>LSB</sub>=V<sub>DDANA</sub>/64 - 2. Data computed with the Best Fit method - 3. Data computed using histogram #### 34.10.7 Internal 1.1V Bandgap Reference Characteristics #### Table 34-28. Bandgap and Internal 1.1V reference characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|---------------------------------|------------------------------------------------|------|------|------|-------| | INT1V | Internal 1.1V Bandgap reference | After calibration at T= 25°C, over [-40, +85]C | 1.08 | 1.1 | 1.12 | V | | | | Over voltage at 25°C | 1.09 | 1.1 | 1.11 | V | #### 34.10.8 Temperature Sensor Characteristics #### 34.10.8.1 Temperature Sensor Characteristics Table 34-29. Temperature Sensor Characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|-------------------------------------------|---------------------------------------------------------------------------------------|------|-------|------|-------| | | Temperature sensor output voltage | T= 25°C, V <sub>DDANA</sub> = 3.3V | - | 0.688 | - | V | | | Temperature sensor slope | | 2.06 | 2.16 | 2.26 | mV/°C | | | Variation over V <sub>DDANA</sub> voltage | V <sub>DDANA</sub> =1.62V to 3.6V | -0.4 | 1.4 | 3 | mV/V | | | Temperature Sensor accuracy | Using the method described in the Software-based Refinement of the Actual Temperature | -10 | - | 10 | °C | **Note:** 1. These values are based on characterization. These values are not covered by test limits in production. #### 34.10.8.2 Software-based Refinement of the Actual Temperature The temperature sensor behavior is linear but depends on several parameters such as the internal voltage reference, which itself depends on the temperature. To take this into account, each device contains a Temperature Log row with data measured and written during the production tests. These calibration values should be read by software to infer the most accurate temperature readings possible. This Software Temperature Log row can be read at address 0x00806030 This section specifies the Temperature Log row content and explains how to refine the temperature sensor output using the values in the Temperature Log row. #### **Temperature Log Row** All values in this row were measured in the following conditions: - $V_{DDIN} = V_{DDIO} = V_{DDANA} = 3.3V$ - ADC Clock speed = 1MHz - ADC mode: Free running mode, ADC averaging mode with 4 averaged samples - ADC voltage reference = 1.0V internal reference (INT1V) - ADC input = Temperature sensor Table 34-30. Temperature Log Row Content | Bit position | Name | Description | |--------------|-------------------|-----------------------------------------------------------------------------------------------------| | 7:0 | ROOM_TEMP_VAL_INT | Integer part of room temperature in °C | | 11:8 | ROOM_TEMP_VAL_DEC | Decimal part of room temperature | | 19:12 | HOT_TEMP_VAL_INT | Integer part of hot temperature in °C | | 23:20 | HOT_TEMP_VAL_DEC | Decimal part of hot temperature | | 31:24 | ROOM_INT1V_VAL | 2's complement of the internal 1V reference drift at room temperature (versus a 1.0 centered value) | | 39:32 | HOT_INT1V_VAL | 2's complement of the internal 1V reference drift at hot temperature (versus a 1.0 centered value) | | 51:40 | ROOM_ADC_VAL | 12-bit ADC conversion at room temperature | | 63:52 | HOT_ADC_VAL | 12-bit ADC conversion at hot temperature | The temperature sensor values are logged during test production flow for Room and Hot insertions: - ROOM\_TEMP\_VAL\_INT and ROOM\_TEMP\_VAL\_DEC contains the measured temperature at room insertion (e.g. for ROOM\_TEMP\_VAL\_INT=25 and ROOM\_TEMP\_VAL\_DEC=2, the measured temperature at room insertion is 25.2°C). - HOT\_TEMP\_VAL\_INT and HOT\_TEMP\_VAL\_DEC contains the measured temperature at hot insertion (e.g. for HOT\_TEMP\_VAL\_INT=83 and HOT\_TEMP\_VAL\_DEC=3, the measured temperature at room insertion is 83.3°C). The temperature log row also contains the corresponding 12-bit ADC conversions of both Room and Hot temperatures: - ROOM\_ADC\_VAL contains the 12-bit ADC value corresponding to (ROOM\_TEMP\_VAL\_INT, ROOM\_TEMP\_VAL\_DEC) - HOT\_ADC\_VAL contains the 12-bit ADC value corresponding to (HOT\_TEMP\_VAL\_INT, HOT\_TEMP\_VAL\_DEC) The temperature log row also contains the corresponding 1V internal reference of both Room and Hot temperatures: - ROOM\_INT1V\_VAL is the 2's complement of the internal 1V reference value corresponding to (ROOM\_TEMP\_VAL\_INT, ROOM\_TEMP\_VAL\_DEC) - HOT\_INT1V\_VAL is the 2's complement of the internal 1V reference value corresponding to (HOT\_TEMP\_VAL\_INT, HOT\_TEMP\_VAL\_DEC) - ROOM\_INT1V\_VAL and HOT\_INT1V\_VAL values are centered around 1V with a 0.001V step. In other words, the range of values [0,127] corresponds to [1V, 0.873V] and the range of values [-1, -127] corresponds to [1.001V, 1.127V]. INT1V == 1 (VAL/1000) is valid for both ranges. #### **Using Linear Interpolation** For concise equations, we will use the following notations: - (ROOM\_TEMP\_VAL\_INT, ROOM\_TEMP\_VAL\_DEC) is denoted temp<sub>R</sub> - (HOT\_TEMP\_VAL\_INT, HOT\_TEMP\_VAL\_DEC) is denoted temp<sub>H</sub> - ROOM\_ADC\_VAL is denoted ADC<sub>R</sub>, its conversion to Volt is denoted V<sub>ADCR</sub> - HOT\_ADC\_VAL is denoted ADC<sub>H</sub>, its conversion to Volt is denoted V<sub>ADCH</sub> - ROOM INT1V VAL is denoted INT1V<sub>R</sub> - HOT\_INT1V\_VAL is denoted INT1V<sub>H</sub> Using the $(temp_R, ADC_R)$ and $(temp_H, ADC_H)$ points, using a linear interpolation we have the following equation: $$\left(\frac{V_{\text{ADC}} + - V_{\text{ADCR}}}{\text{temp} + - \text{temp}_{R}}\right) = \left(\frac{V_{\text{ADCH}} + - V_{\text{ADCR}}}{\text{temp}_{H} + - \text{temp}_{R}}\right)$$ Given a temperature sensor ADC conversion value $ADC_m$ , we can infer a coarse value of the temperature temp<sub>C</sub> as: $$\operatorname{temp}_{\mathcal{C}} = \operatorname{temp}_{R} + \left[ \frac{\left\{ \left( \operatorname{ADC}_{m} \cdot \frac{1}{\left(2^{12} + -1\right)} \right) + - \left( \operatorname{ADC}_{R} \cdot \frac{\operatorname{INT1}V_{R}}{\left(2^{12} + -1\right)} \right) \right\} \cdot \left( \operatorname{temp}_{H} + - \operatorname{temp}_{R} \right)}{\left\{ \left( \operatorname{ADC}_{H} \cdot \frac{\operatorname{INT1}V_{H}}{\left(2^{12} + -1\right)} \right) + - \left( \operatorname{ADC}_{R} \cdot \frac{\operatorname{INT1}V_{R}}{\left(2^{12} + -1\right)} \right) \right\}} \right]}$$ [Equation 1] #### Note: - 1. In the previous expression, we have added the conversion of the ADC register value to be expressed in V. - 2. This is a coarse value because we assume INT1V=1V for this ADC conversion. Using the (temp<sub>R</sub>, INT1V<sub>R</sub>) and (temp<sub>H</sub>, INT1V<sub>H</sub>) points, using a linear interpolation we have the following equation: $$\left(\frac{\text{INT1}V + - \text{INT1}V_R}{\text{temp} + - \text{temp}_R}\right) = \left(\frac{\text{INT1}V_H + - \text{INT1}V_R}{\text{temp}_H + - \text{temp}_R}\right)$$ Then using the coarse temperature value, we can infer a closer to reality INT1V value during the ADC conversion as: $$\begin{aligned} \text{INT1} \boldsymbol{V}_{m} &= \text{INT1} \boldsymbol{V}_{R} + \left( \frac{\left( \text{INT1} \boldsymbol{V}_{H} + - \text{INT1} \boldsymbol{V}_{R} \right) \cdot \left( \text{temp}_{\mathcal{C}} + - \text{temp}_{R} \right)}{\left( \text{temp}_{H} + - \text{temp}_{R} \right)} \right) \end{aligned}$$ Back to [Equation 1], if we replace INT1V=1V by INT1V = INT1V<sub>m</sub>, we can deduce a finer temperature value as: $$\mathsf{temp}_f = \mathsf{temp}_R + \left[ \frac{\left[ \left( \mathsf{ADC}_m \cdot \frac{\mathsf{INT1} V_m}{\left( 2^{12} + -1 \right)} \right) + - \left( \mathsf{ADC}_R \cdot \frac{\mathsf{INT1} V_R}{\left( 2^{12} + -1 \right)} \right) \right] \cdot \left( \mathsf{temp}_H \cdot \mathsf{temp}_R \right)}{\left\{ \left( \mathsf{ADC}_H \cdot \frac{\mathsf{INT1} V_H}{\left( 2^{12} + -1 \right)} \right) + - \left( \mathsf{ADC}_R \cdot \frac{\mathsf{INT1} V_R}{\left( 2^{12} + -1 \right)} \right) \right\}}$$ [Equation 1bis] #### 34.11 NVM Characteristics **Table 34-31. Maximum Operating Frequency** | V <sub>DD</sub> range | NVM Wait States | Maximum Operating Frequency | Units | |-----------------------|-----------------|-----------------------------|-------| | 1.62V to 2.7V | 0 | 14 | MHz | | | 1 | 28 | | | | 2 | 42 | | | | 3 | 48 | | | 2.7V to 3.63V | 0 | 24 | | | | 1 | 48 | | Note that on this flash technology, a max number of 8 consecutive write is allowed per row. Once this number is reached, a row erase is mandatory. Table 34-32. Flash Endurance and Data Retention | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------|----------------------------------|----------------------|------|------|------|--------| | Ret <sub>NVM25k</sub> | Retention after up to 25k | Average ambient 55°C | 10 | 50 | - | Years | | Ret <sub>NVM2.5k</sub> | Retention after up to 2.5k | Average ambient 55°C | 20 | 100 | - | Years | | Ret <sub>NVM100</sub> | Retention after up to 100 | Average ambient 55°C | 25 | >100 | - | Years | | Cyc <sub>NVM</sub> | Cycling Endurance <sup>(1)</sup> | -40°C < Ta < 85°C | 25k | 150k | - | Cycles | 1. An endurance cycle is a write and an erase operation. Table 34-33. EEPROM Emulation<sup>(1)</sup> Endurance and Data Retention | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------|----------------------------------|----------------------|------|------|------|--------| | Ret <sub>EEPROM100k</sub> | Retention after up to 100k | Average ambient 55°C | 10 | 50 | - | Years | | Ret <sub>EEPROM10k</sub> | Retention after up to 10k | Average ambient 55°C | 20 | 100 | _ | Years | | Cyc <sub>EEPROM</sub> | Cycling Endurance <sup>(2)</sup> | -40°C < Ta < 85°C | 100k | 600k | _ | Cycles | 1. The EEPROM emulation is a software emulation described in the App note AT03265. 2. An endurance cycle is a write and an erase operation. Table 34-34. NVM Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|----------------------------------|------------|------|------|------|-------| | t <sub>FPP</sub> | Page programming time | - | - | - | 2.5 | ms | | t <sub>FRE</sub> | Row erase time | - | - | - | 1.2 | ms | | t <sub>FCE</sub> | DSU chip erase time (CHIP_ERASE) | - | _ | _ | 240 | ms | #### 34.12 Oscillators Characteristics ### 34.12.1 Crystal Oscillator (XOSC) Characteristics ### 34.12.1.1 Digital Clock Characteristics The following table describes the characteristics for the oscillator when a digital clock is applied on XIN. Table 34-35. Digital Clock Characteristics | Sy | mbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------|------|---------------------|------------|------|------|------|-------| | f <sub>CF</sub> | PXIN | XIN clock frequency | | - | - | 32 | MHz | #### 34.12.1.2 Crystal Oscillator Characteristics The following table describes the characteristics for the oscillator when a crystal is connected between XIN and XOUT . The user must choose a crystal oscillator where the crystal load capacitance $C_L$ is within the range given in the table. The exact value of $C_L$ can be found in the crystal datasheet. The capacitance of the external capacitors ( $C_{LEXT}$ ) can then be computed as follows: $$C_{LEXT} = 2(C_L + - C_{STRAY} - C_{SHUNT})$$ where C<sub>STRAY</sub> is the capacitance of the pins and PCB, C<sub>SHUNT</sub> is the shunt capacitance of the crystal. **Table 34-36. Crystal Oscillator Characteristics** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Crystal oscillator frequency | | 0.4 | - | 32 | MHz | | Resistance Safety Factor The AGC does noticeable imp | | $f = 0.455 \text{ MHz}, C_L = 100 \text{pF}$<br>XOSC.GAIN = 0 | - | - | 5.6K | Ω | | | Safety Factor = 3 The AGC doesn't have any noticeable impact on these | $f = 2MHz$ , $C_L = 20pF$<br>XOSC.GAIN = 0 | - | - | 416 | | | | measurements. | $f = 4MHz$ , $C_L = 20pF$<br>XOSC.GAIN = 1 | - | - | 243 | | | | | $f = 8 \text{ MHz}, C_L = 20 \text{pF}$<br>XOSC.GAIN = 2 | - | - | 138 | | | | | f = 16 MHz, C <sub>L</sub> = 20pF<br>XOSC.GAIN = 3 | - | - | 66 | | | | | f = 32MHz, C <sub>L</sub> = 18pF<br>XOSC.GAIN = 4 | - | - | 56 | | | C <sub>XIN</sub> | Parasitic capacitor load | | - | 5.9 | - | pF | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|--------------------------|------------------------------------------------------------------------------|------|------|-------|--------| | C <sub>XOUT</sub> | Parasitic capacitor load | | - | 3.2 | - | pF | | | Current Consumption | f = 2MHz, C <sub>L</sub> = 20pF, AGC off | 27 | 65 | 85 | μΑ | | | | f = 2MHz, C <sub>L</sub> = 20pF, AGC on | 14 | 52 | 73 | | | | | $f = 4MHz$ , $C_L = 20pF$ , AGC off | 61 | 117 | 150 | | | | | $f = 4MHz$ , $C_L = 20pF$ , AGC on | 23 | 74 | 100 | | | | | $f = 8MHz$ , $C_L = 20pF$ , AGC off | 131 | 226 | 296 | | | | | $f = 8MHz$ , $C_L = 20pF$ , AGC on | 56 | 128 | 172 | | | | | $f = 16MHz$ , $C_L = 20pF$ , AGC off | 305 | 502 | 687 | | | | | $f = 16MHz$ , $C_L = 20pF$ , AGC on | 116 | 307 | 552 | | | | | $f = 32MHz$ , $C_L = 18pF$ , AGC off | 1031 | 1622 | 2200 | | | | | $f = 32MHz$ , $C_L = 18pF$ , AGC on | 278 | 615 | 1200 | | | t <sub>STARTUP</sub> | Start-up time | $f = 2MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 0, ESR = $600\Omega$ | - | 14K | 48K | cycles | | | | $f = 4MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 1, ESR = $100\Omega$ | - | 6800 | 19.5K | | | | | $f = 8 \text{ MHz}, C_L = 20 \text{pF},$<br>XOSC.GAIN = 2, ESR = $35\Omega$ | - | 5550 | 13K | | | | | $f = 16 \text{ MHz}, C_L = 20 \text{pF},$<br>XOSC.GAIN = 3, ESR = $25\Omega$ | - | 6750 | 14.5K | | | | | $f = 32MHz$ , $C_L = 18pF$ ,<br>XOSC.GAIN = 4, ESR = $40\Omega$ | - | 5.3K | 9.6K | | Figure 34-6. Oscillator Connection # 34.12.2 Digital Frequency Locked Loop (DFLL48M) Characteristics Table 34-37. DFLL48M Characteristics - Open Loop Mode<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|----------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Output frequency | DFLLVAL.COARSE = DFLL48M COARSE<br>CAL<br>DFLLVAL.FINE = 512 | 47 | 48 | 49 | MHz | | I <sub>DFLL</sub> | Power consumption on V <sub>DDIN</sub> | IDFLLVAL.COARSE = DFLL48M COARSE<br>CAL<br>DFLLVAL.FINE = 512 | - | 403 | 453 | μА | | t <sub>STARTUP</sub> | Start-up time | DFLLVAL.COARSE = DFLL48M COARSE CAL DFLLVAL.FINE = 512 f <sub>OUT</sub> within 90 % of final value | 7 | 8 | 9 | μs | Note: 1. DFLL48M in Open loop after calibration at room temperature. Table 34-38. DFLL48M Characteristics - Closed Loop Mode<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------|-------------------------------------------------------------------------|--------|--------|--------|-------| | f <sub>OUT</sub> | Average Output frequency | f <sub>REF</sub> = 32 .768kHz | 47.963 | 47.972 | 47.981 | MHz | | f <sub>REF</sub> | Reference frequency | | 0.732 | 32.768 | 33 | kHz | | Jitter | Cycle to Cycle jitter | f <sub>REF</sub> = 32 .768kHz | - | - | 0.42 | ns | | I <sub>DFLL</sub> | Power consumption on $V_{\text{DDIN}}$ | f <sub>REF</sub> =32 .768kHz | - | 403 | 453 | μΑ | | t <sub>LOCK</sub> | Lock time | f <sub>REF</sub> = 32 .768kHz<br>DFLLVAL.COARSE = DFLL48M<br>COARSE CAL | - | 200 | 500 | μs | | | | DFLLVAL.FINE = 512 | | | | | | | | DFLLCTRL.BPLCKC = 1 | | | | | | | | DFLLCTRL.QLDIS = 0 | | | | | | | | DFLLCTRL.CCDIS = 1 | | | | | | | | DFLLMUL.FSTEP = 10 | | | | | 1. To insure that the device stays within the maximum allowed clock frequency, any reference clock for DFLL in close loop must be within a 2% error accuracy. # 34.12.3 32.768kHz Internal oscillator (OSC32K) Characteristics Table 34-39. 32kHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------|----------------------------------------------------------------------------------------|--------|--------|--------|-------| | f <sub>OUT</sub> | Output frequency | Calibrated against a 32.768kHz reference at 25°C, over [-40, +85]C, over [1.62, 3.63]V | 28.508 | 32.768 | 34.734 | kHz | | | | Calibrated against a 32.768kHz reference at 25°C, at V <sub>DD</sub> =3.3V | 32.276 | 32.768 | 33.260 | | | | | Calibrated against a 32.768kHz reference at 25°C, over [1.62, 3.63]V | 31.457 | 32.768 | 34.079 | | | I <sub>OSC32K</sub> | Current consumption | | _ | 0.67 | 1.31 | μA | | t <sub>STARTUP</sub> | Start-up time | | - | 1 | 2 | cycle | | Duty | Duty Cycle | | - | 50 | - | % | # 34.12.4 Ultra Low Power Internal 32kHz RC Oscillator (OSCULP32K) Characteristics Table 34-40. Ultra Low Power Internal 32kHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------------------------|------------------|----------------------------------------------------------------------------------------|--------|--------|--------|--------| | f <sub>OUT</sub> | Output frequency | Calibrated against a 32.768kHz reference at 25°C, over [-40, +85]C, over [1.62, 3.63]V | 25.559 | 32.768 | 38.011 | kHz | | | | Calibrated against a 32.768kHz reference at 25°C, at V <sub>DD</sub> =3.3V | 31.293 | 32.768 | 34.570 | | | | | Calibrated against a 32.768kHz reference at 25°C, over [1.62, 3.63]V | 31.293 | 32.768 | 34.570 | | | i <sub>OSCULP32K</sub> <sup>(1)(2)</sup> | | | - | - | 125 | nA | | t <sub>STARTUP</sub> | Start-up time | | - | 10 | - | cycles | | Duty | Duty Cycle | | - | 50 | - | % | Notes: 1. These values are based on simulation. These values are not covered by test limits in production or characterization. 2. This oscillator is always on. # 34.12.5 8MHz RC Oscillator (OSC8M) Characteristics Table 34-41. Internal 8MHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------------------|--------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Output frequency | Calibrated against a 8MHz reference at 25°C, over [-40, +85]C, over [1.62, 3.63]V | 7.8 | 8 | 8.16 | MHz | | | | Calibrated against a 8MHz reference at 25°C, at V <sub>DD</sub> =3.3V | 7.94 | 8 | 8.06 | | | | | Calibrated against a 8MHz reference at 25°C, over [1.62, 3.63]V | 7.92 | 8 | 8.08 | | | TempCo | Frequency vs. Temperature drift | | -1.2 | | 1 | % | | SupplyCo | Frequency vs. Supply drift | | -2 | | 2 | % | | I <sub>OSC8M</sub> | Current consumption | IDLE2 on OSC32K versus IDLE2 on calibrated OSC8M enabled at 8MHz (FRANGE=1, PRESC=0) | | 64 | | μΑ | | t <sub>STARTUP</sub> | Startup time | | - | 2.1 | 3 | μs | | Duty | Duty cycle | | - | 50 | - | % | # 34.12.6 Fractional Digital Phase Locked Loop (FDPLL96M) Characteristics Table 34-42. FDPLL96M Characteristics<sup>(1)</sup> (Die Revision E) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|---------------------|-------------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>IN</sub> | Input frequency | | 32 | _ | 2000 | KHz | | f <sub>OUT</sub> | Output frequency | | 48 | _ | 96 | MHz | | I <sub>FDPLL96M</sub> | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | _ | 500 | 700 | μΑ | | | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | _ | 900 | 1200 | | | Jp | Period jitter | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | - | 1.5 | 2.1 | % | | | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | - | 4.0 | 10.0 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 48 MHz | - | 1.6 | 2.2 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | _ | 4.6 | 10.2 | | | t <sub>LOCK</sub> | Lock Time | After start-up, time to get lock signal.<br>f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | - | 1.2 | 2 | ms | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | - | 25 | 50 | μs | | Duty | Duty cycle | | 40 | 50 | 60 | % | Table 34-43. FDPLL96M Characteristics<sup>(1)</sup> (Die Revision F) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|---------------------|--------------------------------------------------------------------------------|------|------|------|-------| | f <sub>IN</sub> | Input frequency | | 32 | - | 2000 | KHz | | f <sub>OUT</sub> | Output frequency | | 48 | - | 96 | MHz | | I <sub>FDPLL96M</sub> | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | - | 500 | - | μΑ | | | | $f_{\text{IN}}$ = 32 kHz, $f_{\text{OUT}}$ = 96 MHz | - | 900 | - | | | Jp | Period jitter | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | _ | 2.2 | 3.0 | % | | | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | - | 3.7 | 9.0 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 48 MHz | _ | 2.2 | 3.0 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | _ | 4.4 | 9.7 | | | t <sub>LOCK</sub> | Lock Time | After start-up, time to get lock signal. $f_{IN}$ = 32 kHz, $f_{OUT}$ = 96 MHz | - | 1.0 | 2 | ms | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | - | 22 | 50 | μs | | Duty | Duty cycle | | 40 | 50 | 60 | % | #### Note: 1. All values have been characterized with FILTSEL[1/0] as default value. # 34.13 Timing Characteristics #### 34.13.1 External Reset Table 34-44. External Reset Characteristics | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |------------------|---------------------------|-----------|------|------|------|-------| | t <sub>EXT</sub> | Minimum reset pulse width | | 10 | - | - | ns | #### 34.13.2 SERCOM in SPI Mode Timing Figure 34-7. SPI Timing Requirements in Master Mode Figure 34-8. SPI Timing Requirements in Slave Mode Table 34-45. SPI Timing Characteristics and Requirements<sup>(1)</sup> | Symbo<br>I | Parameter | Conditions | | Min. | Тур. | Max. | Units | |--------------------|------------------------------|------------|-----------------|----------------------------------------------|------------------------------|------|-------| | t <sub>SCK</sub> | SCK period | Master | | | 84 | | ns | | t <sub>SCKW</sub> | SCK high/low width | Master | | - | 0.5*t <sub>SCK</sub> | - | | | t <sub>SCKR</sub> | SCK rise time <sup>(2)</sup> | Master | | - | - | - | | | t <sub>SCKF</sub> | SCK fall time <sup>(2)</sup> | Master | | - | - | - | | | t <sub>MIS</sub> | MISO setup to SCK | Master | | - | 21 | - | | | t <sub>MIH</sub> | MISO hold after SCK | Master | | - | 13 | - | | | t <sub>MOS</sub> | MOSI setup SCK | Master | | - | t <sub>SCK</sub> /2 - 3 | - | | | t <sub>MOH</sub> | MOSI hold after SCK | Master | | - | 3 | - | | | t <sub>SSCK</sub> | Slave SCK Period | Slave | | 1*t <sub>CLK_APB</sub> | - | - | | | t <sub>SSCKW</sub> | SCK high/low width | Slave | | 0.5*t <sub>SSCK</sub> | - | - | | | t <sub>SSCKR</sub> | SCK rise time <sup>(2)</sup> | Slave | | - | - | - | | | t <sub>SSCKF</sub> | SCK fall time <sup>(2)</sup> | Slave | | - | - | - | | | t <sub>SIS</sub> | MOSI setup to SCK | Slave | | t <sub>SSCK</sub> /2 - 9 | - | - | | | t <sub>SIH</sub> | MOSI hold after SCK | Slave | | t <sub>SSCK</sub> /2 - 3 | - | - | | | t <sub>SSS</sub> | SS setup to SCK | Slave | PRELOADEN<br>=1 | 2*t <sub>CLK_APB</sub><br>+ t <sub>SOS</sub> | - | - | | | | | | PRELOADEN<br>=0 | t <sub>SOS</sub> +7 | - | - | | | t <sub>SSH</sub> | SS hold after SCK | Slave | | t <sub>SIH</sub> - 4 | - | - | | | t <sub>SOS</sub> | MISO setup SCK | Slave | | - | t <sub>SSCK</sub> /2 -<br>18 | - | | | t <sub>SOH</sub> | MISO hold after SCK | Slave | | - | 18 | - | | | t <sub>SOSS</sub> | MISO setup after SS low | Slave | Slave | | 18 | - | | | t <sub>SOSH</sub> | MISO hold after SS high | Slave | | - | 10 | - | | Notes: 1. These values are based on simulation. These values are not covered by test limits in production. 2. See I/O Pin Characteristics ### 34.13.3 SERCOM in I<sup>2</sup>C Mode Timing This section describes the requirements for devices connected to the I<sup>2</sup>C Interface Bus. Figure 34-9. I<sup>2</sup>C Interface Bus Timing Table 34-46. I<sup>2</sup>C Interface Timing | Symbol | Parameter | | Conditions | Min. | Тур. | Max. | Units | |------------------------|----------------------------------------------------|-------------------------|----------------------------------------------|---------------------|------|------|-------| | t <sub>R</sub> | Rise time for both SDA and SCL | Standard /<br>Fast Mode | $C_b^{(2)} = 400pF$ | - | 230 | 350 | ns | | | | Fast<br>Mode + | $C_b^{(2)} = 550pF$ | | 60 | 100 | | | | | High Speed<br>Mode | $C_b^{(2)} = 100pF$ | | 30 | 60 | | | t <sub>OF</sub> | Output fall time from $V_{IHmin}$ to $V_{ILmax}$ | Standard /<br>Fast Mode | 10pF < C <sub>b</sub> <sup>(2)</sup> < 400pF | | 25 | 50 | | | | | Fast<br>Mode + | $10pF < C_b^{(2)} < 550pF$ | | 20 | 30 | | | | | High Speed<br>Mode | 10pF < C <sub>b</sub> <sup>(2)</sup> < 100pF | | 10 | 20 | | | t <sub>HD;STA</sub> | Hold time (repeated)<br>START condition | | f <sub>SCL</sub> > 100kHz, Master | t <sub>LOW</sub> -9 | - | - | | | $t_{LOW}$ | Low period of SCL Clock | | f <sub>SCL</sub> > 100kHz | 113 | - | - | | | t <sub>BUF</sub> | Bus free time between a STOP and a START condition | | f <sub>SCL</sub> > 100kHz | t <sub>LOW</sub> | - | - | | | t <sub>SU;STA</sub> | Setup time for a repeated START condition | | f <sub>SCL</sub> > 100kHz, Master | t <sub>LOW</sub> +7 | - | - | | | t <sub>HD;DAT</sub> | Data hold time | | f <sub>SCL</sub> > 100kHz, Master | 9 | - | 12 | | | t <sub>SU;DAT</sub> | Data setup time | | f <sub>SCL</sub> > 100kHz, Master | 104 | - | - | | | t <sub>SU;STO</sub> | Setup time for STOP condition | | f <sub>SCL</sub> > 100kHz, Master | t <sub>LOW</sub> +9 | - | - | | | t <sub>SU;DAT;rx</sub> | Data setup time (receive mode) | | f <sub>SCL</sub> > 100kHz, Slave | 51 | - | 56 | | | t <sub>HD;DAT;tx</sub> | Data hold time (send mode) | | f <sub>SCL</sub> > 100kHz, Slave | 71 | 90 | 138 | | - 1. These values are based on simulation. These values are not covered by test limits in production. - 2. $C_b$ = Capacitive load on each bus line. Otherwise noted, value of $C_b$ set to 20pF. ### 34.13.4 SWD Timing ### Figure 34-10. SWD Interface Signals #### Read Cycle #### Write Cycle Table 34-47. SWD Timings<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Max. | Units | |-------------------|---------------------------------------------------------------|-------------------------------------------------|------|--------|-------| | T <sub>high</sub> | SWDCLK High period | V <sub>VDDIO</sub> from 3.0 V to 3.6 V, maximum | 10 | 500000 | ns | | T <sub>low</sub> | SWDCLK Low period | external capacitor = 40 pF | 10 | 500000 | | | T <sub>os</sub> | SWDIO output skew to falling edge SWDCLK | | -5 | 5 | | | T <sub>is</sub> | Input Setup time required between SWDIO | | 4 | - | | | T <sub>ih</sub> | Input Hold time required between SWDIO and rising edge SWDCLK | | 1 | - | | Note: 1. These values are based on simulation. These values are not covered by test limits in production or characterization. # 35. Packaging Information #### 35.1 Thermal Considerations #### **Related Links** **Junction Temperature** #### 35.1.1 Thermal Resistance Data The following Table summarizes the thermal resistance data depending on the package. Table 35-1. Thermal Resistance Data | Package Type | $\theta_{JA}$ | θ <sub>JC</sub> | |--------------|---------------|-----------------| | 32-pin TQFP | 64.7°C/W | 23.1°C/W | | 32-pin QFN | 40.9°C/W | 15.2°C/W | | 48-pin QFN | 32.0°C/W | 10.9°C/W | #### 35.1.2 Junction Temperature The average chip-junction temperature, T<sub>J</sub>, in °C can be obtained from the following: 1. $$T_J = T_A + (P_D \times \theta_{JA})$$ 2. $$T_J = T_A + (P_D \times (\theta_{HEATSINK} + \theta_{JC}))$$ #### where: - $\theta_{JA}$ = Package thermal resistance, Junction-to-ambient (°C/W), see Thermal Resistance Data - $\theta_{JC}$ = Package thermal resistance, Junction-to-case thermal resistance (°C/W), see Thermal Resistance Data - θ<sub>HEATSINK</sub> = Thermal resistance (°C/W) specification of the external cooling device - P<sub>D</sub> = Device power consumption (W) - T<sub>A</sub> = Ambient temperature (°C) From the first equation, the user can derive the estimated lifetime of the chip and decide if a cooling device is necessary or not. If a cooling device is to be fitted on the chip, the second equation should be used to compute the resulting average chip-junction temperature T<sub>J</sub> in °C. #### **Related Links** **Thermal Considerations** # 35.2 Package Drawings ### 35.2.1 48 pin QFN **Note:** The exposed die attach pad is not connected electrically inside the device. Table 35-2. Device and Package Maximum Weight | 140 | mg | |-----|----| |-----|----| #### **Table 35-3. Package Characteristics** | Moisture Sensitivity Level MSL3 | | | |---------------------------------|--|--| |---------------------------------|--|--| ### Table 35-4. Package Reference | JEDEC Drawing Reference | MO-220 | |-------------------------|--------| | JESD97 Classification | E3 | #### 35.2.2 32 pin TQFP # Table 35-5. Device and Package Maximum Weight | 100 | 100 | mg | |-----|-----|----| |-----|-----|----| # Table 35-6. Package Charateristics | Moisture Sensitivity Level | MSL3 | |----------------------------|------| |----------------------------|------| # Table 35-7. Package Reference | JEDEC Drawing Reference | MS-026 | |-------------------------|--------| | JESD97 Classification | E3 | ### 35.2.3 32 pin QFN Note: The exposed die attach pad is connected inside the device to GND and GNDANA. #### Table 35-8. Device and Package Maximum Weight | 90 | mg | |----|----| | | 9 | ### Table 35-9. Package Characteristics | Moisture Sensitivity Level | MSL3 | |----------------------------|------| | _ | | # Table 35-10. Package Reference | JEDEC Drawing Reference | MO-220 | |-------------------------|--------| | JESD97 Classification | E3 | # 35.3 Soldering Profile The following table gives the recommended soldering profile from J-STD-20. Table 35-11. | Profile Feature | Green Package | |--------------------------------------------|----------------| | Average Ramp-up Rate (217°C to peak) | 3°C/s max. | | Preheat Temperature 175°C ±25°C | 150-200°C | | Time Maintained Above 217°C | 60-150s | | Time within 5°C of Actual Peak Temperature | 30s | | Peak Temperature Range | 260°C | | Ramp-down Rate | 6°C/s max. | | Time 25°C to Peak Temperature | 8 minutes max. | A maximum of three reflow passes is allowed per component. # 36. Schematic Checklist #### 36.1 Introduction This chapter describes a common checklist which should be used when starting and reviewing the schematics for a SAM D21L design. This chapter illustrates a recommended power supply connection, how to connect external analog references, programmer, debugger, oscillator and crystal. #### 36.1.1 Operation in Noisy Environment If the device is operating in an environment with much electromagnetic noise it must be protected from this noise to ensure reliable operation. In addition to following best practice EMC design guidelines, the recommendations listed in the schematic checklist sections must be followed. In particular placing decoupling capacitors very close to the power pins, a RC-filter on the RESET pin, and a pull-up resistor on the SWCLK pin is critical for reliable operations. It is also relevant to eliminate or attenuate noise in order to avoid that it reaches supply pins, I/O pins and crystals. # 36.2 Power Supply The SAM D21L supports a single power supply from 1.62V - 3.63V. #### 36.2.1 Power Supply Connections Figure 36-1. Power Supply Schematic Table 36-1. Power Supply Connections, V<sub>DDCORE</sub> From Internal Regulator | Signal Name | Recommended Pin Connection | Description | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | $V_{DDIO}$ | 1.62V - 3.63V Decoupling/filtering capacitors 100nF <sup>(1)(2)</sup> and 10µF <sup>(1)</sup> Decoupling/filtering inductor 10µH <sup>(1)(3)</sup> | Digital supply voltage | | $V_{DDANA}$ | $1.62V$ - $3.63V$ Decoupling/filtering capacitors $100nF^{(1)(2)}$ and $10\mu F^{(1)}$ Ferrite bead $^{(4)}$ prevents the $V_{DD}$ noise interfering the $V_{DDANA}$ | Analog supply voltage | | V <sub>DDCORE</sub> | 1.6V to 1.8V Decoupling/filtering capacitor 1µF <sup>(1)(2)</sup> | Core supply voltage / external decoupling pin | | GND | | Ground | | GND <sub>ANA</sub> | | Ground for the analog power domain | #### Note: - 1. These values are only given as typical examples. - 2. Decoupling capacitor should be placed close to the device for each supply pin pair in the signal group, low ESR caps should be used for better decoupling. - 3. An inductor should be added between the external power and the V<sub>DD</sub> for power filtering. - 4. Ferrite bead has better filtering performance than the common inductor at high frequencies. It can be added between V<sub>DD</sub> and V<sub>DDANA</sub> for preventing digital noise from entering the analog power domain. The bead should provide enough impedance (e.g. 50Ω at 20MHz and 220Ω at 100MHz) for separating the digital power from the analog power domain. Make sure to select a ferrite bead designed for filtering applications with a low DC resistance to avoid a large voltage drop across the ferrite bead. # 36.3 External Analog Reference Connections The following schematic checklist is only necessary if the application is using one or more of the external analog references. If the internal references are used instead, the following circuits are not necessary. Figure 36-2. External Analog Reference Schematic With Two References Figure 36-3. External Analog Reference Schematic With One Reference **Table 36-2. External Analog Reference Connections** | Signal Name | Recommended Pin Connection | Description | |-------------|----------------------------------------------------------------------------------------|------------------------------------------------------| | AREFx | 1.0V to V <sub>DDANA</sub> - 0.6V for ADC<br>1.0V to V <sub>DDANA</sub> - 0.6V for DAC | External reference from AREFx pin on the analog port | | | Decoupling/filtering capacitors $100nF^{(1)(2)}$ and $4.7\mu F^{(1)}$ | | | GND | | Ground | - 1. These values are given as a typical example. - 2. Decoupling capacitor should be placed close to the device for each supply pin pair in the signal group. #### 36.4 External Reset Circuit The external reset circuit is connected to the RESET pin when the external reset function is used. If the external reset function has been disabled, the circuit is not necessary. The reset switch can also be removed, if the manual reset is not necessary. The RESET pin itself has an internal pull-up resistor, hence it is optional to also add an external pull-up resistor. Figure 36-4. External Reset Circuit Example Schematic A pull-up resistor makes sure that the reset does not go low unintended causing a device reset. An additional resistor has been added in series with the switch to safely discharge the filtering capacitor, i.e. preventing a current surge when shorting the filtering capacitor which again causes a noise spike that can have a negative effect on the system. **Table 36-3. Reset Circuit Connections** | Signal Name | Recommended Pin Connection | Description | |-------------|------------------------------------------------------------------------------------------------------|-------------| | RESET | Reset low level threshold voltage<br>V <sub>DDIO</sub> = 1.6V - 2.0V: Below 0.33 * V <sub>DDIO</sub> | Reset pin | | | $V_{DDIO}$ = 2.7V - 3.6V: Below 0.36 * $V_{DDIO}$ | | | | Decoupling/filter capacitor 100nF <sup>(1)</sup> | | | | Pull-up resistor $10k\Omega^{(1)(2)}$ | | | | Resistor in series with the switch $330\Omega^{(1)}$ | | - 1. These values are given as a typical example. - 2. The SAM D21L features an internal pull-up resistor on the RESET pin, hence an external pull-up is optional. # 36.5 Clocks and Crystal Oscillators The SAM D21L can be run from internal or external clock sources, or a mix of internal and external sources. #### 36.5.1 External Clock Source Figure 36-5. External Clock Source Example Schematic Table 36-4. External Clock Source Connections | Signal Name | Recommended Pin Connection | Description | |-------------|---------------------------------------------------|------------------------------------| | XIN | XIN is used as input for an external clock signal | Input for inverting oscillator pin | | XOUT/GPIO | Can be left unconnected or used as normal GPIO | | #### 36.5.2 Crystal Oscillator Figure 36-6. Crystal Oscillator Example Schematic The crystal should be located as close to the device as possible. Long signal lines may cause too high load to operate the crystal, and cause crosstalk to other parts of the system. Table 36-5. Crystal Oscillator Checklist | Signal Name | Recommended Pin Connection | Description | |-------------|---------------------------------------|---------------------------------------| | XIN | Load capacitor 15pF <sup>(1)(2)</sup> | External crystal between 0.4 to 30MHz | | XOUT | Load capacitor 15pF <sup>(1)(2)</sup> | | - These values are given only as typical example. - 2. Decoupling capacitor should be placed close to the device for each supply pin pair in the signal group. #### 36.6 Unused or Unconnected Pins For unused pins the default state of the pins for the will give the lowest current leakage. There is thus no need to do any configuration of the unused pins in order to lower the power consumption. # 36.7 Programming and Debug Ports For programming and/or debugging the SAM D21L the device should be connected using the Serial Wire Debug, SWD, interface. Currently the SWD interface is supported by several Atmel and third party programmers and debuggers, like the SAM-ICE, JTAGICE3 or SAM D21 Xplained Pro (SAM D21 evaluation kit) Embedded Debugger. Refer to the SAM-ICE, JTAGICE3 or SAM D21 Xplained Pro user guides for details on debugging and programming connections and options. For connecting to any other programming or debugging tool, refer to that specific programmer or debugger's user guide. The SAM D21 Xplained Pro evaluation board for the SAM D21 supports programming and debugging through the onboard embedded debugger so no external programmer or debugger is needed. Note that a pull-up resistor on the SWCLK pin is critical for reliable operations. Refer to related link for more information. Figure 36-7. SWCLK Circuit Connections Table 36-6. SWCLK Circuit Connections | Pin Name | Description | Recommended Pin Connection | |----------|-----------------------|----------------------------| | SWCLK | Serial wire clock pin | Pull-up resistor 1kΩ | #### **Related Links** Operation in Noisy Environment #### 36.7.1 Cortex Debug Connector (10-pin) For debuggers and/or programmers that support the Cortex Debug Connector (10-pin) interface the signals should be connected as shown in the figure below with details described in the next table. Figure 36-8. Cortex Debug Connector (10-pin) Table 36-7. Cortex Debug Connector (10-pin) | Header Signal<br>Name | Description | Recommended Pin<br>Connection | |-----------------------|-------------------------------------------------------------------------|-------------------------------| | SWDCLK | Serial wire clock pin | Pull-up resistor 1kΩ | | SWDIO | Serial wire bidirectional data pin | | | RESET | Target device reset pin, active low Refer to External Reset Circuit. | | | VTref | Target voltage sense, should be connected to the device $V_{\text{DD}}$ | | | GND | Ground | | ### 36.7.2 10-pin JTAGICE3 Compatible Serial Wire Debug Interface The JTAGICE3 debugger and programmer does not support the Cortex Debug Connector (10-pin) directly, hence a special pinout is needed to directly connect the SAM D21L to the JTAGICE3, alternatively one can use the JTAGICE3 squid cable and manually match the signals between the JTAGICE3 and SAM D21L. The following figure describes how to connect a 10-pin header that support connecting the JTAGICE3 directly to the SAM D21L without the need for a squid cable. To connect the JTAGICE3 programmer and debugger to the SAM D21L, one can either use the JTAGICE3 squid cable, or use a 10-pin connector as shown in the figure below with details given in the next table to connect to the target using the JTAGICE3 50 mil cable directly. Figure 36-9. 10-pin JTAGICE3 Compatible Serial Wire Debug Interface Table 36-8. 10-pin JTAGICE3 Compatible Serial Wire Debug Interface | Header Signal Name | Description | |--------------------|-------------------------------------------------------------------------| | SWDCLK | Serial wire clock pin | | SWDIO | Serial wire bidirectional data pin | | RESET | Target device reset pin, active low | | VTG | Target voltage sense, should be connected to the device V <sub>DD</sub> | | GND | Ground | # 36.7.3 20-pin IDC JTAG Connector For debuggers and/or programmers that support the 20-pin IDC JTAG Connector, e.g. the SAM-ICE, the signals should be connected as shown in the next figure with details described in the table. Figure 36-10. 20-pin IDC JTAG Connector Table 36-9. 20-pin IDC JTAG Connector | Header Signal Name | Description | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SWDCLK | Serial wire clock pin | | SWDIO | Serial wire bidirectional data pin | | RESET | Target device reset pin, active low | | VCC | Target voltage sense, should be connected to the device $V_{\text{DD}}$ | | GND | Ground | | GND* | These pins are reserved for firmware extension purposes. They can be left open or connected to GND in normal debug environment. They are not essential for SWD in general. | # 37. Errata The device variant (last letter of the ordering number) is independent of the die revision (DSU.DID.REVISION): The device variant denotes functional differences, whereas the die revision marks evolution of the die. #### 37.1 Die Revision E #### 37.1.1 Device 1 - The SYSTICK calibration value is incorrect. Errata reference: 14155 Fix/Workaround: The correct SYSTICK calibration value is 0x40000000. This value should not be used to initialize the Systick RELOAD value register, which should be initialized instead with a value depending on the main clock frequency and on the tick period required by the application. For a detailed description of the SYSTICK module, refer to the official ARM Cortex-M0+ documentation. 2 - Pulldown functionality is not available on GPIO pin PA24 and PA25 Errata reference: 15051 Fix/Workaround: None 3 - The TCC interrupt flags INTFLAG.ERR,INTFLAG.DFS,INTFLAG.UFS,INTFLAG.CNT, INTFLAG.FAULTA,INTFLAG.FAULTB, INTFLAG.FAULT0, INTFLAG.FAULT1 are not always properly set when using asynchronous TCC features. Errata reference: 15179 Fix/Workaround: Do not use these flags when using asynchronous TCC features. 4 – On pin PA24 and PA25 the pull-up and pull-down configuration is not disabled automatically when alternative pin function is enabled except for USB. Errata reference: 12368 Fix/Workaround: For pin PA24 and PA25, the GPIO pull-up and pull-down must be disabled before enabling alternative functions on them. 5 – If APB clock is stopped and GCLK clock is running, APB read access to read-synchronized registers will freeze the system. The CPU and the DAP AHB-AP are stalled, as a consequence debug operation is impossible. Errata reference: 10416 Fix/Workaround: Do not make read access to read-synchronized registers when APB clock is stopped and GCLK is running. To recover from this situation, power cycle the device or reset the device using the RESETN pin. 6 - In I2C Slave mode, writing the CTRLB register when in the AMATCH or DRDY interrupt service routines can cause the state machine to reset. Errata reference: 13574 Fix/Workaround: Write CTRLB.ACKACT to 0 using the following sequence: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = 0; // Re-enable interrupts if applicable. Write CTRLB.ACKACT to 1 using the following sequence: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = SERCOM I2CS CTRLB ACKACT; // Re-enable interrupts if applicable. Otherwise, only write to CTRLB in the AMATCH or DRDY interrupts if it is to close out a transaction. When not closing a transaction, clear the AMATCH interrupt by writing a 1 to its bit position instead of using CTRLB.CMD. The DRDY interrupt is automatically cleared by reading/writing to the DATA register in smart mode. If not in smart mode, DRDY should be cleared by writing a 1 to its bit position. Code replacements examples: Current: SERCOM - CTRLB.reg |= SERCOM I2CS CTRLB ACKACT; Change to: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = SERCOM I2CS CTRLB ACKACT; // Re-enable interrupts if applicable. Current: SERCOM - CTRLB.reg &= ~SERCOM I2CS CTRLB ACKACT; Change to: // If higher priority interrupts exist, then disable so that the // following two writes are atomic. SERCOM - STATUS.reg = 0; SERCOM - CTRLB.reg = 0; // Re-enable interrupts if applicable. Current: /\* ACK or NACK address \*/ SERCOM - CTRLB.reg |= SERCOM\_I2CS\_CTRLB\_CMD(0x3); Change to: // CMD=0x3 clears all interrupts, so to keep the result similar, // PREC is cleared if it was set. if (SERCOM - INTFLAG.bit.PREC) SERCOM - INTFLAG.reg = SERCOM I2CS INTFLAG PREC; SERCOM - INTFLAG.reg = SERCOM\_I2CS\_INTFLAG\_AMATCH; #### 37.1.2 DSU 1 – The MBIST ""Pause-on-Error"" feature is not functional on this device. Errata reference: 14324 Fix/Workaround: Do not use the ""Pause-on-Error"" feature. #### 37.1.3 DFLL48M 1 – The DFLL clock must be requested before being configured otherwise a write access to a DFLL register can freeze the device. Errata reference: 9905 Fix/Workaround: Write a zero to the DFLL ONDEMAND bit in the DFLLCTRL register before configuring the DFLL module. 2 – If the DFLL48M reaches the maximum or minimum COARSE or FINE calibration values during the locking sequence, an out of bounds interrupt will be generated. These interrupts will be generated even if the final calibration values at DFLL48M lock are not at maximum or minimum, and might therefore be false out of bounds interrupts. Errata reference: 10669 Fix/Workaround: Check that the lockbits: DFLLLCKC and DFLLLCKF in the SYSCTRL Interrupt Flag Status and Clear register (INTFLAG) are both set before enabling the DFLLOOB interrupt. #### 37.1.4 FDPLL 1 – When changing on-the-fly the FDPLL ratio in DPLLnRATIO register, STATUS.DPLLnLDRTO will not be set when the ratio update will be completed. Errata reference: 15753 Fix/Workaround: Wait for the interruption flag INTFLAG.DPLLnLDRTO instead. #### 37.1.5 DMAC 1 – When at least one channel using linked descriptors is already active, enabling another DMA channel (with or without linked descriptors) can result in a channel Fetch Error (FERR) or an incorrect descriptor fetch. This happens if the channel number of the channel being enabled is lower than the channel already active. Errata reference: 15683 Fix/Workaround: When enabling a DMA channel while other channels using linked descriptors are already active, the channel number of the new channel enabled must be greater than the other channel numbers. 2 – If data is written to CRCDATAIN in two consecutive instructions, the CRC computation may be incorrect. Errata reference: 13507 Fix/Workaround: Add a NOP instruction between each write to CRCDATAIN register. #### 37.1.6 EIC 1 – When the EIC is configured to generate an interrupt on a low level or rising edge or both edges (CONFIGn.SENSEx) with the filter enabled (CONFIGn.FILTENx), a spurious flag might appear for the dedicated pin on the INTFLAG.EXTINT[x] register as soon as the EIC is enabled using CTRLA ENABLE bit. Errata reference: 15341 Fix/Workaround: Clear the INTFLAG bit once the EIC enabled and before enabling the interrupts. #### 37.1.7 NVMCTRL 1 – The NVMCTRL.INTFLAG.READY bit is not updated after a RWWEEER command and will keep holding a 1 value. If a new RWWEEER command is issued it can be accepted even if the previous RWWEEER command is ongoing. The ongoing NVM RWWEER will be aborted, the content of the row under erase will be unpredictable. Errata reference: 13588 Fix/Workaround: Perform a dummy write to the page buffer right before issuing a RWWEEER command. This will make the INTFLAG.READY bit behave as expected. 2 - Default value of MANW in NVM.CTRLB is 0. This can lead to spurious writes to the NVM if a data write is done through a pointer with a wrong address corresponding to NVM area. Errata reference: 13134 Fix/Workaround: Set MANW in the NVM.CTRLB to 1 at startup 3 – When external reset is active it causes a high leakage current on VDDIO. Errata reference: 13446 Fix/Workaround: Minimize the time external reset is active. #### 37.1.8 SERCOM 1 – In USART autobaud mode, missing stop bits are not recognized as inconsistent sync (ISF) or framing (FERR) errors. Errata reference: 13852 Fix/Workaround: None 2 – If the SERCOM is enabled in SPI mode with SSL detection enabled (CTRLB.SSDE) and CTRLB.RXEN=1, an erroneous slave select low interrupt (INTFLAG.SSL) can be generated. Errata reference: 13369 Fix/Workaround: Enable the SERCOM first with CTRLB.RXEN=0. In a subsequent write, set CTRLB.RXEN=1. #### 37.1.9 TCC 1 – When a capture is done using PWP or PPW mode, CC0 and CC1 are always fill with the period. It is not possible to get the pulse width. Errata reference: 14475 Fix/Workaround: Use the PWP feature on TC instead of TCC 2 – FCTRLX.CAPTURE[CAPTMARK] does not work as described in the datasheet. CAPTMARK cannot be used to identify captured values triggered by fault inputs source A or B on the same channel. Errata reference: 13316 Fix/Workaround: Use two different channels to timestamp FaultA and FaultB. 3 – Using TCC in dithering mode with external retrigger events can lead to unexpected stretch of right aligned pulses, or shrink of left aligned pulses. Errata reference: 15625 Fix/Workaround: Do not use retrigger events/actions when TCC is configured in dithering mode. 4 – Advance capture mode (CAPTMIN CAPTMAX LOCMIN LOCMAX DERIV0) doesn't work if an upper channel is not in one of these mode. Example: when CC[0]=CAPTMIN, CC[1]=CAPTMAX, CC[2]=CAPTEN, and CC[3]=CAPTEN, CAPTMIN and CAPTMAX won't work. Errata reference: 14817 Fix/Workaround: Basic capture mode must be set in lower channel and advance capture mode in upper channel. Example: CC[0]=CAPTEN, CC[1]=CAPTEN, CC[2]=CAPTMIN, CC[3]=CAPTMAX All capture will be done as expected. 5 – In RAMP 2 mode with Fault keep, qualified and restart: If a fault occurred at the end of the period during the qualified state, the switch to the next ramp can have two restarts. Errata reference: 13262 Fix/Workaround: Avoid faults few cycles before the end or the beginning of a ramp. ### 37.2 Die Revision F #### 37.2.1 Device 1 - The SYSTICK calibration value is incorrect. Errata reference: 14155 Fix/Workaround: The correct SYSTICK calibration value is 0x40000000. This value should not be used to initialize the Systick RELOAD value register, which should be initialized instead with a value depending on the main clock frequency and on the tick period required by the application. For a detailed description of the SYSTICK module, refer to the official ARM Cortex-M0+ documentation. 2 - On pin PA24 and PA25 the pull-up and pull-down configuration is not disabled automatically when alternative pin function is enabled except for USB. Errata reference: 12368 Fix/Workaround: For pin PA24 and PA25, the GPIO pull-up and pull-down must be disabled before enabling alternative functions on them. 3 - If APB clock is stopped and GCLK clock is running, APB read access to read-synchronized registers will freeze the system. The CPU and the DAP AHB-AP are stalled, as a consequence debug operation is impossible. Errata reference: 10416 Fix/Workaround: Do not make read access to read-synchronized registers when APB clock is stopped and GCLK is running. To recover from this situation, power cycle the device or reset the device using the RESETN pin. 4 – If the external XOSC32K is broken, neither the external pin RST nor the GCLK software reset can reset the GCLK generators using XOSC32K as source clock. Errata reference: 12164 Fix/Workaround: Do a power cycle to reset the GCLK generators after an external XOSC32K failure. 37.2.2 DSU > 1 - The MBIST ""Pause-on-Error"" feature is not functional on this device. Errata reference: 14324 Fix/Workaround: Do not use the ""Pause-on-Error"" feature. 37.2.3 DFLL48M > 1 - The DFLL clock must be requested before being configured otherwise a write access to a DFLL register can freeze the device. Errata reference: 9905 Fix/Workaround: Write a zero to the DFLL ONDEMAND bit in the DFLLCTRL register before configuring the DFLL module. 2 - If the DFLL48M reaches the maximum or minimum COARSE or FINE calibration values during the locking sequence, an out of bounds interrupt will be generated. These interrupts will be generated even if the final calibration values at DFLL48M lock are not at maximum or minimum, and might therefore be false out of bounds interrupts. Errata reference: 10669 Fix/Workaround: Check that the lockbits: DFLLLCKC and DFLLLCKF in the SYSCTRL Interrupt Flag Status and Clear register (INTFLAG) are both set before enabling the DFLLOOB interrupt. #### 37.2.4 **FDPLL** 1 - When changing on-the-fly the FDPLL ratio in DPLLnRATIO register, STATUS.DPLLnLDRTO will not be set when the ratio update will be completed. Errata reference: 15753 Fix/Workaround: Wait for the interruption flag INTFLAG.DPLLnLDRTO instead. #### 37.2.5 DMAC 1 - When at least one channel using linked descriptors is already active, enabling another DMA channel (with or without linked descriptors) can result in a channel Fetch Error (FERR) or an incorrect descriptor fetch. This happens if the channel number of the channel being enabled is lower than the channel already active. Errata reference: 15683 Fix/Workaround: When enabling a DMA channel while other channels using linked descriptors are already active, the channel number of the new channel enabled must be greater than the other channel numbers. 2 - If data is written to CRCDATAIN in two consecutive instructions, the CRC computation may be incorrect. Errata reference: 13507 Fix/Workaround: Add a NOP instruction between each write to CRCDATAIN register. #### 37.2.6 EIC 1 - When the EIC is configured to generate an interrupt on a low level or rising edge or both edges (CONFIGn.SENSEx) with the filter enabled (CONFIGn.FILTENx), a spurious flag might appear for the dedicated pin on the INTFLAG.EXTINT[x] register as soon as the EIC is enabled using CTRLA ENABLE bit. Errata reference: 15341 Fix/Workaround: Clear the INTFLAG bit once the EIC enabled and before enabling the interrupts. #### 37.2.7 **NVMCTRL** 1 - Default value of MANW in NVM.CTRLB is 0. This can lead to spurious writes to the NVM if a data write is done through a pointer with a wrong address corresponding to NVM area. Errata reference: 13134 Fix/Workaround: Set MANW in the NVM.CTRLB to 1 at startup #### 37.2.8 **SERCOM** 1 - In USART autobaud mode, missing stop bits are not recognized as inconsistent sync (ISF) or framing (FERR) errors. Errata reference: 13852 #### Fix/Workaround: None #### 37.2.9 TCC 1 – FCTRLX.CAPTURE[CAPTMARK] does not work as described in the datasheet. CAPTMARK cannot be used to identify captured values triggered by fault inputs source A or B on the same channel. Errata reference: 13316 #### Fix/Workaround: Use two different channels to timestamp FaultA and FaultB. 2 – Using TCC in dithering mode with external retrigger events can lead to unexpected stretch of right aligned pulses, or shrink of left aligned pulses. Errata reference: 15625 #### Fix/Workaround: Do not use retrigger events/actions when TCC is configured in dithering mode. 3 – Advance capture mode (CAPTMIN CAPTMAX LOCMIN LOCMAX DERIV0) doesn't work if an upper channel is not in one of these mode. Example: when CC[0]=CAPTMIN, CC[1]=CAPTMAX, CC[2]=CAPTEN, and CC[3]=CAPTEN, CAPTMIN and CAPTMAX won't work. Errata reference: 14817 #### Fix/Workaround: Basic capture mode must be set in lower channel and advance capture mode in upper channel. Example: CC[0]=CAPTEN , CC[1]=CAPTEN , CC[2]=CAPTMIN, CC[3]=CAPTMAX All capture will be done as expected. # 38. Conventions # 38.1 Numerical Notation **Table 38-1. Numerical Notation** | Symbol | Description | |--------|---------------------------------------------------------------------------| | 165 | Decimal number | | 0b0101 | Binary number (example 0b0101 = 5 decimal) | | '0101' | Binary numbers are given without prefix if unambiguous. | | 0x3B24 | Hexadecimal number | | Х | Represents an unknown or don't care value | | Z | Represents a high-impedance (floating) state for either a signal or a bus | # 38.2 Memory Size and Type Table 38-2. Memory Size and Bit Rate | Symbol | Description | |------------|---------------------------------------------| | KB (kbyte) | kilobyte (2 <sup>10</sup> = 1024) | | MB (Mbyte) | megabyte (2 <sup>20</sup> = 1024*1024) | | GB (Gbyte) | gigabyte (2 <sup>30</sup> = 1024*1024*1024) | | b | bit (binary '0' or '1') | | В | byte (8 bits) | | 1kbit/s | 1,000 bit/s rate (not 1,024 bit/s) | | 1Mbit/s | 1,000,000 bit/s rate | | 1Gbit/s | 1,000,000,000 bit/s rate | | word | 32 bit | | half-word | 16 bit | # 38.3 Frequency and Time | Symbol | Description | |--------|-------------------------------------| | kHz | 1kHz = 10 <sup>3</sup> Hz = 1,000Hz | | KHz | 1KHz = 1,024Hz, 32KHz = 32,768Hz | | MHz | 10 <sup>6</sup> = 1,000,000Hz | | Symbol | Description | |--------|-----------------------------------| | GHz | 10 <sup>9</sup> = 1,000,000,000Hz | | s | second | | ms | millisecond | | μѕ | microsecond | | ns | nanosecond | # 38.4 Registers and Bits Table 38-3. Register and Bit Mnemonics | Symbol | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R/W | Read/Write accessible register bit. The user can read from and write to this bit. | | R | Read-only accessible register bit. The user can only read this bit. Writes will be ignored. | | W | Write-only accessible register bit. The user can only write this bit. Reading this bit will return an undefined value. | | BIT | Bit names are shown in uppercase. (Example ENABLE) | | FIELD[n:m] | A set of bits from bit n down to m. (Example: PINA[3:0] = {PINA3, PINA2, PINA1, PINA0} | | Reserved | Reserved bits are unused and reserved for future use. For compatibility with future devices, always write reserved bits to zero when the register is written. Reserved bits will always return zero when read. | | PERIPHERALi | If several instances of a peripheral exist, the peripheral name is followed by a number to indicate the number of the instance in the range 0-n. PERIPHERAL0 denotes one specific instance. | | Reset | Value of a register after a power reset. This is also the value of registers in a peripheral after performing a software reset of the peripheral, except for the Debug Control registers. | | SET/CLR | Registers with SET/CLR suffix allows the user to clear and set bits in a register without doing a read-modify-write operation. These registers always come in pairs. Writing a one to a bit in the CLR register will clear the corresponding bit in both registers, while writing a one to a bit in the SET register will set the corresponding bit in both registers. Both registers will return the same value when read. If both registers are written simultaneously, the write to the CLR register will take precedence. | # 39. Acronyms and Abbreviations The below table contains acronyms and abbreviations used in this document. Table 39-1. Acronyms and Abbreviations | Abbreviation | Description | |-------------------|-----------------------------------------------------| | AC | Analog Comparator | | ADC | Analog-to-Digital Converter | | ADDR | Address | | AES | Advanced Encryption Standard | | AHB | AMBA Advanced High-performance Bus | | AMBA <sup>®</sup> | Advanced Microcontroller Bus Architecture | | APB | AMBA Advanced Peripheral Bus | | AREF | Analog reference voltage | | BLB | Boot Lock Bit | | BOD | Brown-out detector | | CAL | Calibration | | CC | Compare/Capture | | CCL | Configurable Custom Logic | | CLK | Clock | | CRC | Cyclic Redundancy Check | | CTRL | Control | | DAC | Digital-to-Analog Converter | | DAP | Debug Access Port | | DFLL | Digital Frequency Locked Loop | | DMAC | DMA (Direct Memory Access) Controller | | DSU | Device Service Unit | | EEPROM | Electrically Erasable Programmable Read-Only Memory | | EIC | External Interrupt Controller | | EVSYS | Event System | | GCLK | Generic Clock Controller | | GND | Ground | | GPIO | General Purpose Input/Output | | I <sup>2</sup> C | Inter-Integrated Circuit | | IF | Interrupt flag | | Abbreviation | Description | |--------------------|----------------------------------------| | INT | Interrupt | | MBIST | Memory built-in self-test | | MEM-AP | Memory Access Port | | MTB | Micro Trace Buffer | | NMI | Non-maskable interrupt | | NVIC | Nested Vector Interrupt Controller | | NVM | Non-Volatile Memory | | NVMCTRL | Non-Volatile Memory Controller | | OSC | Oscillator | | PAC | Peripheral Access Controller | | PC | Program Counter | | PER | Period | | PM | Power Manager | | POR | Power-on reset | | PORT | I/O Pin Controller | | PWM | Pulse Width Modulation | | RAM | Random-Access Memory | | REF | Reference | | RTC | Real-Time Counter | | RX | Receiver/Receive | | SERCOM | Serial Communication Interface | | SMBus <sup>™</sup> | System Management Bus | | SP | Stack Pointer | | SPI | Serial Peripheral Interface | | SRAM | Static Random-Access Memory | | SUPC | Supply Controller | | SWD | Serial Wire Debug | | TC | Timer/Counter | | TCC | Timer/Counter for Control Applications | | TRNG | True Random Number Generator | | TX | Transmitter/Transmit | | ULP | Ultra-low power | | Abbreviation | Description | |--------------------|------------------------------------------------------------------------| | USART | Universal Synchronous and Asynchronous Serial Receiver and Transmitter | | $V_{DD}$ | Common voltage to be applied to VDDIO, VDDIN and VDDANA | | V <sub>DDIN</sub> | Digital supply voltage | | $V_{DDIO}$ | Digital supply voltage | | V <sub>DDANA</sub> | Analog supply voltage | | VREF | Voltage reference | | WDT | Watchdog Timer | | XOSC | Crystal Oscillator | # 40. Datasheet Revision History Please note that the referring page numbers in this section are referred to this document. The referring revision in this section are referring to the document revision. ### 40.1 Rev.A - 01/2017 | General | <ul> <li>Template update: Moved from Atmel to Microchip template.</li> <li>The datasheet is assigned a new document number (xxxxx) and revision letter is reset to A. <ul> <li>Document number xxxxx revision A corresponds to what would have been 42348 revision P.</li> </ul> </li> <li>ISBN number assigned.</li> </ul> | |----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Electrical characteristics | Final characteristics for die revision F added. | | Errata | Errata reference 15625, 15683, 15753 added. | # 40.2 Rev. O - 12/2016 | Cinnal Decembring Link | Undeted Consul Dumass I/O DODT coeffers | |----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal Descriptions List | Updated General Purpose I/O - PORT section. | | I/O Multiplexing and Considerations | <ul> <li>Multiplexed Signals: Added table note 5 with information on the PA24 and PA25 pads.</li> <li>The section is reorgnaized: <ul> <li>SERCOM I2C Pins: Replaces the "Type" column in Multiplexed Signals.</li> <li>GPIO Clusters: Moved from Absolute Maximum Ratings.</li> <li>TCC Configurations: Moved from the TCC Overview.</li> </ul> </li> </ul> | | DSU - Device Service<br>Unit | <ul> <li>System Services Availability when Accessed Externally: MBIST not<br/>available when device is operated from external address range and<br/>device is protected.</li> </ul> | | Clock System | Disabling a Peripheral: New section added. | | SYSCTRL – System<br>Controller | XOSC.AMPGC bit description updated. | | WDT – Watchdog Timer | <ul> <li>Debug Operation: Removed the sentence "This peripheral can be<br/>forced to continue operation during debugging." The WDT can not be<br/>forced to continue operation in debug mode.</li> </ul> | | RTC – Real-Time<br>Counter | Clock/Calendar (Mode 2): Example added on how the clock counter works in calendar mode. | | EIC – External Interrupt<br>Controller | <ul> <li>Interrupts: Added note explaining how it works when the same external<br/>interrupt (EXTINT) is common on sevral pins.</li> </ul> | | EVSYS – Event System | CTRL.SWRST: Added recommendation when doing a software reset. | |-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SERCOM I2C –<br>SERCOM Inter-<br>Integrated Circuit | <ul> <li>Corrected cross references in the Master CTRLA.SCLSM and Slave<br/>CTRLA.SCLSM bits.</li> </ul> | | TCC – Timer/Counter for Control Applications | Value 0 in CAPTMIN mode is captured only in down-counting mode. | | ADC – Analog-to-Digital<br>Converter | <ul> <li>Differential and Single-Ended Conversions: Corrected register reference from INPUTCTRL.DIFFMODE to CTRLB.DIFFMODE.</li> <li>RESULT: Corrected description. Reference to "single-ended mode" corrected to "single conversion mode".</li> </ul> | | Added missing references to AC1 | <ul> <li>GCLK.CLKCTRL.ID bit description updated to include GCLK_AC1_DIG and GCLK_AC1_ANA.</li> <li>Electrical characteristics: <ul> <li>Maximum Clock Frequencies: Added f<sub>GCLKAC1_DIG</sub> and f<sub>GCLK_AC1_ANA</sub>.</li> <li>Peripheral Power Consumption: Updated AC to ACx to represent both AC and AC1.</li> </ul> </li> </ul> | | Electrical<br>Characteristics | <ul> <li>Absolute Maximum Ratings: <ul> <li>Add ESD warnings.</li> <li>Updated V<sub>PIN</sub> minimum and maximum values. (Related to the new Injection Current definition section)</li> </ul> </li> <li>Supply Characteristics: Corrected supply rise rates units from V/s to V/ µs.</li> <li>Normal I/O Pins: Added condition to Pull-up - Pull-down resistance.</li> <li>Added Injection Current section.</li> <li>Die revision F characterization is preliminary.</li> <li>Power Consumption: Added Standby current consumption typical numbers for die revision F.</li> <li>Fractional Digital Phase Locked Loop (FDPLL96M) Characteristics: Added table for die revision F.</li> </ul> | | Errata | <ul> <li>Die revision E: Added errata reference 15341 and 14475. Updaed errata reference 12368</li> <li>Die revision F: New section added.</li> </ul> | | Appendix A. Electrical<br>Characteristics at 125°C | <ul> <li>Absolute Maximum Ratings: Updated V<sub>PIN</sub> minimum and maximum values. (Related to the new Injection Current definition section)</li> <li>Die revision F characterization is preliminary.</li> <li>Added STANDBY power consumption typical values for die revision F.</li> <li>Added FDPLL96M characterisitis for die revision F.</li> </ul> | |----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Appendix B. Electrical<br>Characteristics at 105°C | <ul> <li>Die revision F characterization is preliminary.</li> <li>Power Consumption: Added Standby current consumption typical numbers for die revision F.</li> <li>Fractional Digital Phase Locked Loop (FDPLL96M) Characteristics: Updated numbers for die revision E and added table for die revision F.</li> </ul> | # 40.3 Rev.N - 04/2016 Errata reference 13268 removed. The Spurious TC overflow and Match/Capture events may occur is not an issue. ### 40.4 Rev.M - 01/2016 | DMAC | Updated bit description of PRICTRL0.LVLPRIn [n=30]. | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Schematic<br>Checklist | New section added: 'Operation in Nposy Environment.<br>'Programming and Debug Ports' updated with SWCLK connection recommendations. | | | 'Cortex Debug Connector (10-pin): Recommended Pin Connection, pull-up resistor value updated from $10k\Omega$ to $1k\Omega.$ | # 40.5 Rev.L - 12/2015 | Package Information | Updated thermal resistance data. | |---------------------|------------------------------------------------------------------------------------| | | Corrected junction temperature equations: T <sub>D</sub> updated to T <sub>J</sub> | # 40.6 Rev.K - 11/2015 | NVMCTRL | Updated description in 'NVM Write': Removed reference to default NWM CTRLB.MANW default value. Updated reset value for the CTRLB.MANW bit from 0 to 1. Updated reset value of the CTRLB register from 0x00000000 to 0x00000080. | |-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Electrical<br>Characteristics | Added note to DFLL48M Characteristics - Closed Loop Mode. | # 40.7 Rev.J - 10/2015 | I/O multiplexing and | Added note to PORT Multiplexing table highlighting that TC6 is not | |----------------------|--------------------------------------------------------------------| | Considerations | available on PB02 and PB03 for SAM D21ExL devices, only on the SAM | | | D21GxL devices. | # 40.8 Rev. I - 09/2015 | Datasheet Status | Datasheet status changed from Advance Information to Preliminary. | | |------------------|-------------------------------------------------------------------|--| |------------------|-------------------------------------------------------------------|--| # 40.9 Rev. H - 08/2015 | Configuration Summary | Corrected number of Analog-to-Digital Converter (ADC) channels: From 10 to 14 for SAM D21ExL | | | | |-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Block Diagram | Updated system block diagram. | | | | | Product Mapping | Updated Internal RWW section to start address from 0x00010000 to 0x00400000. | | | | | ADC | References to AREFA and AREFB replaced with VREFA and VREFB respectively. | | | | | Electrical Characteristics | Updated BOD33 characteristics. | | | | | 85°C | Digital Frequenct Locked Loop (DFLL48M) Characteristics: Removed note from the 'DFLL48M Characteristics - Open Loop Mode' table. | | | | | Schematic Checklist | Power Supply Connections: VDDCORE decoupling capacitor value updated from 100nF to 1µF. References to AREFA and AREFB replaced with VREFA and VREFB respectively. | | | | | Electrical Characteristics<br>105°C | New section. | | | | | Electrical Characteristics<br>125°C | New section. | | | | # 40.10 Rev. G - 03/2015 | Introduced SAM<br>G21xL (48-pin<br>QFN package<br>option): | <ul> <li>Introduced SAM G21xL (48-pin QFN package option):</li> <li>Description: Renamed product do be valid for both 32- and 48-pin options</li> <li>Features: Added 48-pin package and updated number of GPIOs.</li> <li>Configuration Summary: Added information on 48-pin package</li> <li>Ordering Information: Added ordering codes for SAMD21GxL.</li> <li>Pinout: Added Pinout for 48-pin QFN package.</li> <li>I/O Multiplexing and Consideration: Added port function multiplexing for SAM D21GxL in the Port Multiplexing table.</li> <li>Package Information: Added 48-pin QFN package drawing.</li> </ul> | |------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General | Removed references to PTC, I2S, XOSC32K. Reintroduced TC6, TC7 and SERCOM4 du to the new 48-pin QFN package option. | | Errata | Revision E: Removed errata reference 12164 (XOSC32K related). | # 40.11 Rev. F - 03/2015 | General | Corrected number of Analog Comparators to four: Description Features Configuration Summary Block Diagram | |---------|-----------------------------------------------------------------------------------------------------------| | EVSYS | Added AC1 event generators and users: | # 40.12 Rev. E - 02/2015 | Description | CoreMark score updated from 2.14 to 2.46 CoreMark/MHz. | |-------------------------------|---------------------------------------------------------------------------------------------------| | Processor and<br>Architecture | Configuration: Removed green connection dots between DMAC Data and AHB-APB Bridge A and Bridge B. | | PORT | Access for DRVSTR bit in Pin Configuration n register (PINCFGn.DRVCTR) updated from W to R/W. | | Schematic Checklist | Updated description in 'Unused or Unconnected Pins'. | | Errata | Revision E: Added errata reference 13507. | # 40.13 Rev. D - 01/2015 | General | Removed references to USB, TC6, TC7, SERCOM4 and SERCOM5. | | | |-----------------------------------------------------------------------------------|-----------------------------------------------------------|--|--| | PORT | I/O Pin Configuration: Removed reference to "open-drain". | | | | Errata Revision E: Removed errata reference 11938. Not relevant for this product. | | | | # 40.14 Rev. C - 12/2014 | Features | Number of programmable I/O pins corrected from 52 to 26. | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------| | Product Mapping | Added "Internal RWW section" block. SRAM address range changed from "0x20000000 to 0x20007FFF" to "0x20000000 to 0x20001FFF". | | Memories<br>and<br>NVMCTRL | Introducing Read While Write (RWW) feature. | # 40.15 Rev. B - 10/2014 | Errata | Revision E: Added errata ref 13316. | |--------|-------------------------------------------------------------------------------| | | Revision A, B, C and D removed: Not sampled, E is the first sampled revision. | # 40.16 Rev. A - 07/2014 Initial revision # 41. Appendix A. Electrical Characteristics at 125°C #### 41.1 Disclaimer All typical values are measured at T = 25°C unless otherwise specified. All minimum and maximum values are valid across operating temperature and voltage unless otherwise specified. # 41.2 Absolute Maximum Ratings Stresses beyond those listed in the table below may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Table 41-1. Absolute Maximum Ratings** | Symbol | Parameter | Condition | Min. | Max. | Units | |----------------------|----------------------------------------------|-----------|----------|-----------------------|-------| | $V_{DD}$ | Power supply voltage | | 0 | 3.8 | V | | I <sub>VDD</sub> | Current into a V <sub>DD</sub> pin | | - | 92 <sup>(1)</sup> | mA | | I <sub>GND</sub> | Current out of a GND pin | | - | 130 <sup>(1)</sup> | mA | | V <sub>PIN</sub> | Pin voltage with respect to GND and $V_{DD}$ | | GND-0.6V | V <sub>DD</sub> +0.6V | V | | T <sub>storage</sub> | Storage temperature | | -60 | 150 | °C | Note: 1. Maximum source current is 46mA and maximum sink current is 65mA per cluster. A cluster is a group of GPIOs, see related links. Also note that each $V_{DD}/GND$ pair is connected to 2 clusters so current consumption through the pair will be a sum of the clusters source/sink currents. # 41.3 General Operating Ratings The device must operate within the ratings in order for all other electrical characteristics and typical characteristics of the device to be valid. Table 41-2. General Operating Conditions | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |----------------|-----------------------|-----------|---------|------|------|-------| | $V_{DD}$ | Power supply voltage | | 1.62(1) | 3.3 | 3.63 | V | | $V_{DDANA}$ | Analog supply voltage | | 1.62(1) | 3.3 | 3.63 | V | | T <sub>A</sub> | Temperature range | | -40 | 25 | 85 | °C | | T <sub>J</sub> | Junction temperature | | - | - | 145 | °C | #### Note: Notes: 1. With BOD33 disabled. If the BOD33 is enabled, check Table 34-17. ## 41.4 Maximum Clock Frequencies Table 41-3. Maximum GCLK Generator Output Frequencies | Symbol | Description | Conditions | Max. | Units | |------------------------------------------------|---------------------------------|------------|------|-------| | f <sub>GCLKGEN0</sub> / f <sub>GCLK_MAIN</sub> | GCLK Generator Output Frequency | Undivided | 96 | MHz | | f <sub>GCLKGEN1</sub> | | Divided | 48 | MHz | | f <sub>GCLKGEN2</sub> | | | | | | f <sub>GCLKGEN3</sub> | | | | | | f <sub>GCLKGEN4</sub> | | | | | | f <sub>GCLKGEN5</sub> | | | | | | f <sub>GCLKGEN6</sub> | | | | | | f <sub>GCLKGEN7</sub> | | | | | | f <sub>GCLKGEN8</sub> | | | | | Table 41-4. Maximum Peripheral Clock Frequencies | Symbol | Description | Max. | Units | |-----------------------------------|----------------------------------------|------|-------| | f <sub>CPU</sub> | CPU clock frequency | 48 | MHz | | f <sub>AHB</sub> | AHB clock frequency | 48 | MHz | | f <sub>APBA</sub> | APBA clock frequency | 48 | MHz | | f <sub>APBB</sub> | APBB clock frequency | 48 | MHz | | f <sub>APBC</sub> | APBC clock frequency | 48 | MHz | | f <sub>GCLK_DFLL48M_REF</sub> | DFLL48M Reference clock frequency | 33 | KHz | | f <sub>GCLK_DPLL</sub> | FDPLL96M Reference clock frequency | 2 | MHz | | f <sub>GCLK_DPLL_32K</sub> | FDPLL96M 32k Reference clock frequency | 32 | KHz | | f <sub>GCLK_WDT</sub> | WDT input clock frequency | 48 | MHz | | f <sub>GCLK_RTC</sub> | RTC input clock frequency | 48 | MHz | | f <sub>GCLK_EIC</sub> | EIC input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_0 | EVSYS channel 0 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_1 | EVSYS channel 1 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_2 | EVSYS channel 2 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_3 | EVSYS channel 3 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_4 | EVSYS channel 4 input clock frequency | 48 | MHz | | f <sub>GCLK_EVSYS_CHANNEL_5</sub> | EVSYS channel 5 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_6 | EVSYS channel 6 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_7 | EVSYS channel 7 input clock frequency | 48 | MHz | | Symbol | Description | Max. | Units | |-----------------------------------|------------------------------------------|------|-------| | fGCLK_EVSYS_CHANNEL_8 | EVSYS channel 8 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_9 | EVSYS channel 9 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_10 | EVSYS channel 10 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_11 | EVSYS channel 11 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOMx_SLOW</sub> | Common SERCOM slow input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM0_CORE</sub> | SERCOM0 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM1_CORE</sub> | SERCOM1 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM2_CORE</sub> | SERCOM2 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM3_CORE</sub> | SERCOM3 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM4_CORE</sub> | SERCOM4 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM5_CORE</sub> | SERCOM5 input clock frequency | 48 | MHz | | fGCLK_TCC0, GCLK_TCC1 | TCC0, TCC1 input clock frequency | 96 | MHz | | f <sub>GCLK_TCC2</sub> , GCLK_TC3 | TCC2, TC3 input clock frequency | 48 | MHz | | f <sub>GCLK_TC4</sub> , GCLK_TC5 | TC4, TC5 input clock frequency | 96 | MHz | | f <sub>GCLK_TC6</sub> , GCLK_TC7 | TC6, TC7 input clock frequency | 48 | MHz | | f <sub>GCLK_ADC</sub> | ADC input clock frequency | 48 | MHz | | f <sub>GCLK_AC_DIG</sub> | AC digital input clock frequency | 48 | MHz | | f <sub>GCLK_AC_ANA</sub> | AC analog input clock frequency | 64 | KHz | | f <sub>GCLK_AC1_DIG</sub> | AC1 digital input clock frequency | 48 | MHz | | f <sub>GCLK_AC1_ANA</sub> | AC1 analog input clock frequency | 64 | KHz | | f <sub>GCLK_DAC</sub> | DAC input clock frequency | 350 | KHz | ## 41.5 Power Consumption The values in this section are measured values of power consumption under the following conditions, except where noted: - · Operating conditions - V<sub>VDDIN</sub> = 3.3 V - Wake up time from sleep mode is measured from the edge of the wakeup signal to the execution of the first instruction fetched in flash. - Oscillators - XOSC (crystal oscillator) stopped - Clocks - DFLL48M used as main clock source, except otherwise specified - CPU, AHB clocks undivided - APBA clock divided by 4 - APBB and APBC bridges off - The following AHB module clocks are running: NVMCTRL, APBA bridge - All other AHB clocks stopped - The following peripheral clocks running: PM, SYSCTRL, RTC - All other peripheral clocks stopped - I/Os are inactive with internal pull-up - CPU is running on flash with 1 wait states - Cache enabled - BOD33 disabled #### Table 41-5. Current Consumption | Mode | Conditions | T <sub>A</sub> | Тур. | Max. | Units | |--------|-------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|-------------------|-----------------------------| | ACTIVE | CPU running a While <sup>(1)</sup> algorithm | 125°C | 3.75 | 4.12 | mA | | | CPU running a While <sup>(1)</sup> algorithm V <sub>DDIN</sub> =1.8V, CPU is running on Flash with 3 wait states | 125°C | 3.77 | 4.13 | | | | CPU running a While <sup>(1)</sup> algorithm,<br>CPU is<br>running on Flash with 3 wait states<br>with<br>GCLKIN as reference | 125°C | 62*freq +<br>228 | 62*freq +<br>302 | μΑ<br>(with freq<br>in MHz) | | | CPU running a Fibonacci algorithm | 125°C | 4.85 | 5.29 | mA | | | CPU running a Fibonacci algorithm V <sub>DDIN</sub> =1.8V, CPU is running on flash with 3 wait states | 125°C | 4.87 | 5.29 | | | | CPU running a Fibonacci<br>algorithm, CPU is<br>running on Flash with 3 wait states<br>with<br>GCLKIN as reference | 125°C | 88*freq +<br>424 | 88*freq +<br>486 | μΑ<br>(with freq<br>in MHz) | | | CPU running a CoreMark algorithm | 125°C | 6.70 | 7.30 | mA | | | CPU running a CoreMark algorithm V <sub>DDIN</sub> =1.8V, CPU is running on flash with 3 wait states | 125°C | 5.98 | 6.41 | | | | CPU running a CoreMark<br>algorithm, CPU is<br>running on Flash with 3 wait states<br>with<br>GCLKIN as reference | 125°C | 108*freq +<br>426 | 108*freq +<br>492 | μΑ<br>(with freq<br>in MHz) | | Mode | Conditions | T <sub>A</sub> | Тур. | Max. | Units | |------------------|------------------------------------|----------------|-------|-------|-------| | IDLE0 | Default operating conditions | 125°C | 2.40 | 2.69 | mA | | IDLE1 | Default operating conditions | 125°C | 1.79 | 2.05 | | | IDLE2 | Default operating conditions | 125°C | 1.50 | 1.76 | | | STANDBY | RTC running at 1kHz <sup>(1)</sup> | 125°C | 348.0 | 850.0 | μΑ | | (Die Revision E) | RTC stopped <sup>(1)</sup> | 125°C | 346.0 | 848.0 | | | STANDBY | RTC running at 1kHz <sup>(1)</sup> | 125°C | 294.0 | 782.0 | μΑ | | (Die Revision F) | RTC stopped <sup>(1)</sup> | 125°C | 292.0 | 780.0 | | #### Note: 1. Measurements were done with SYSCTRL->VREG.bit.RUNSTDBY = 1 Table 41-6. Wake-up Time (SAMD21) | Mode | Conditions | T <sub>A</sub> | Min. | Тур. | Max. | Units | |---------|-------------------------------------------------|----------------|------|------|------|-------| | IDLE0 | OSC8M used as main clock source, Cache disabled | 125°C | 3.9 | 4.0 | 4.1 | μs | | IDLE1 | OSC8M used as main clock source, Cache disabled | 125°C | 13.5 | 14.9 | 16.4 | | | IDLE2 | OSC8M used as main clock source, Cache disabled | 125°C | 14.4 | 15.8 | 17.2 | | | STANDBY | OSC8M used as main clock source, Cache disabled | 125°C | 19.2 | 20.6 | 22.1 | | Figure 41-1. Measurement Schematic ## 41.6 Analog Characteristics ### 41.6.1 Power-On Reset (POR) Characteristics Table 41-7. POR Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------------|------------------------------------------|------|------|------|-------| | V <sub>POT+</sub> | Voltage threshold on V <sub>DD</sub> rising | V <sub>DD</sub> falls at 1V/ms or slower | 1.27 | 1.45 | 1.58 | V | | V <sub>POT-</sub> | Voltage threshold on V <sub>DD</sub> falling | | 0.72 | 0.99 | 1.32 | V | Figure 41-2. POR Operating Principle #### 41.6.2 Brown-Out Detectors Characteristics #### 41.6.2.1 BOD33 Table 41-8. BOD33 Characteristics | Symbol | Parameter | Conditions | Temp. | Min. | Тур. | Max. | Units | |-------------------|---------------------------------------------------|-------------------------------------------------------------------------------------|-------|------|--------|------|-------| | | Step size, between adjacent values in BOD33.LEVEL | | | - | 34 | - | mV | | V <sub>HYST</sub> | V <sub>BOD+</sub> - V <sub>BOD-</sub> | Hysteresis ON | | 35 | - | 170 | mV | | t <sub>DET</sub> | Detection time | Time with V <sub>DDANA</sub> < V <sub>TH</sub> necessary to generate a reset signal | | - | 0.9(1) | - | μs | | Symbol | Parameter | Conditions | Temp. | Min. | Тур. | Max. | Units | |-----------------------|---------------------|-----------------|-----------------|------|--------|------|-------| | I <sub>BOD33</sub> | Current consumption | Continuous mode | 25°C | - | 25 | 48 | μA | | | | | -40 to<br>125°C | - | - | 52 | | | | | Sampling mode | 25°C | - | 0.03 | 0.21 | | | | | | -40 to<br>125°C | | - | 2.91 | | | I <sub>SbyBOD33</sub> | | Sampling mode | 25°C | _ | 0.13 | 0.38 | μΑ | | | Standby mode | | -40 to<br>125°C | - | - | 1.7 | | | t <sub>STARTUP</sub> | Start-up time | | | - | 2.2(1) | - | μs | # 41.6.3 Analog-to-Digital (ADC) characteristics Table 41-9. Operating Conditions) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------------------------|-------------------------------------------------------|-------------------------------------|-----------------------------|------------------------------|-------------------------|--------| | RES | Resolution | | 8 | - | 12 | bits | | f <sub>CLK_ADC</sub> | ADC Clock frequency | | 30 | - | 2100 | kHz | | | Conversion speed | | 10 | | 1000 | ksps | | | Sample rate <sup>(1)</sup> | Single shot | 5 | - | 300 | ksps | | | | Free running | 5 | - | 350 | ksps | | | Sampling time <sup>(1)</sup> | | 0.5 | - | - | cycles | | | Conversion time <sup>(1)</sup> | 1x Gain | 6 | - | - | cycles | | $V_{REF}$ | Voltage reference range | | 1.0 | - | V <sub>DDANA</sub> -0.6 | V | | V <sub>REFINT1V</sub> | Internal 1V reference | | - | 1.0 | - | V | | V <sub>REFINTVCC0</sub> | Internal ratiometric reference 0 <sup>(2)</sup> | | - | V <sub>DDANA</sub> /<br>1.48 | - | V | | V <sub>REFINTVCC0</sub><br>Voltage Error | Internal ratiometric reference 0 <sup>(2)</sup> error | 2.0V <<br>V <sub>DDANA</sub> <3.63V | -1.0 | - | +1.0 | % | | V <sub>REFINTVCC1</sub> | Internal ratiometric reference 1 <sup>(2)</sup> | V <sub>DDANA</sub> >2.0V | - | V <sub>DDANA</sub> /2 | - | V | | V <sub>REFINTVCC1</sub><br>Voltage Error | Internal ratiometric reference 1 <sup>(2)</sup> error | 2.0V <<br>V <sub>DDANA</sub> <3.63V | -1.0 | - | +1.0 | % | | | Conversion range <sup>(1)</sup> | Differential mode | -V <sub>REF</sub> /<br>GAIN | - | +V <sub>REF</sub> /GAIN | V | | | | Single-ended mode | 0.0 | - | +V <sub>REF</sub> /GAIN | V | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------|------------------------------------------------|----------------------------------------------|------|------|------|-------| | C <sub>SAMPLE</sub> | Sampling capacitance <sup>(2)</sup> | | - | 3.5 | - | pF | | R <sub>SAMPLE</sub> | Input channel source resistance <sup>(2)</sup> | | - | - | 3.5 | kΩ | | I <sub>DD</sub> | DC supply current <sup>(1)</sup> | f <sub>CLK_ADC</sub> = 2.1MHz <sup>(3)</sup> | - | 1.25 | 1.85 | mA | #### Note: - 1. These values are based on characterization. These values are not covered by test limits in production. - 2. These values are based on simulation. These values are not covered by test limits in production or characterization. - 3. In this condition and for a sample rate of 350ksps, 1 Conversion at gain 1x takes 6 clock cycles of the ADC clock (conditions: 1X gain, 12-bit resolution, differential mode, free-running). Table 41-10. Differential Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|--------------------------------|--------------------------------------------|----------|---------|---------|-------| | ENOB | Effective Number Of Bits | With gain compensation | - | 10.5 | 10.8 | bits | | TUE | Total Unadjusted Error | 1x Gainn | 1.5 | 2.7 | 14 | LSB | | INLI | Integral Non Linearity | 1x Gainn | 0.9 | 1.3 | 4 | LSB | | DNL | Differential Non Linearity | 1x Gainn | +/-0.3 | +/-0.5 | +/-0.95 | LSB | | | Gain Error | Ext. Ref 1x | -10.0 | -1.3 | +10 | mV | | | | V <sub>REF</sub> =V <sub>DDANA</sub> /1.48 | -25.0 | -10.1 | +10.0 | mV | | | | Bandgap | -25.0 | +2 | +10.0 | mV | | | Gain Accuracy <sup>(5)</sup> | Ext. Ref. 0.5x | +/-0.005 | +/-0.05 | +/-0.15 | % | | | | Ext. Ref. 2x to 16x | +/-0.1 | +/-0.03 | +/-0.5 | % | | | Offset Error | Ext. Ref. 1x | -8.0 | -1.0 | +8.0 | mV | | | | V <sub>REF</sub> =V <sub>DDANA</sub> /1.48 | -8.0 | 0.6 | +8.0 | mV | | | | Bandgap | -6.0 | -1.0 | +8.0 | mV | | SFDR | Spurious Free Dynamic Range | 1x Gain | 65.0 | 71.5 | 73.5 | dB | | SINAD | Signal-to-Noise and Distortion | F <sub>CLK_ADC</sub> = 2.1MHz | 58.0 | 65.0 | 67.0 | dB | | SNR | Signal-to-Noise Ratio | $F_{IN} = 40 \text{kHz}$ | 60.0 | 66 | 68.6 | dB | | THD | Total Harmonic Distortion | A <sub>IN</sub> = 95%FSR | -73.0 | -71.0 | -67.0 | dB | | | Noise RMS | T=25°C | 0.6 | 1.0 | 1.6 | mV | #### Note: 1. Maximum numbers are based on characterization and not tested in production, and valid for 5% to 95% of the input voltage range. - 2. Dynamic parameter numbers are based on characterization and not tested in production. - 3. Respect the input common mode voltage through the following equations (where VCM\_IN is the Input channel common mode voltage): - 1.1. If |VIN| > VREF/4 - VCM\_IN < 0.95\*VDDANA + VREF/4 0.75V</li> - VCM\_IN > VREF/4 -0.05\*VDDANA -0.1V - 1.2. If |VIN| < VREF/4 - VCM IN < 1.2\*VDDANA 0.75V</li> - VCM IN > 0.2\*VDDANA 0.1V - 4. The ADC channels on pins PA08, PA09, PA10, PA11 are powered from the V<sub>DDIO</sub> power supply. The ADC performance of these pins will not be the same as all the other ADC channels on pins powered from the VDDANA power supply. - 5. The gain accuracy represents the gain error expressed in percent. Gain accuracy (%) = (Gain Error in V x 100) / $(2*V_{ref}/GAIN)$ Table 41-11. Single-Ended Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|--------------------------------|-----------------------------------------------------|---------|---------|---------|-------| | ENOB | Effective Number of Bits | With gain compensation | - | 9.7 | 10.1 | Bits | | TUE | Total Unadjusted Error | 1x gain | _ | 7.9 | 40.0 | LSB | | INL | Integral Non-Linearity | 1x gain | 1.4 | 2.6 | 6.0 | LSB | | DNL | Differential Non-Linearity | 1x gain | +/-0.6 | +/-0.7 | +/-0.95 | LSB | | | Gain Error | Ext. Ref. 1x | -5.0 | 0.6 | +5.0 | mV | | | Gain Accuracy(4) | Ext. Ref. 0.5x | +/-0.1 | +/-0.37 | +/-0.55 | % | | | | Ext. Ref. 2x to 16X | +/-0.01 | +/-0.1 | +/-0.2 | % | | | Offset Error | Ext. Ref. 1x | -5.0 | 0.6 | +10.0 | mV | | SFDR | Spurious Free Dynamic Range | 1x Gain | 63.0 | 68.0 | 68.7 | dB | | SINAD | Signal-to-Noise and Distortion | F <sub>CLK_ADC</sub> = 2.1MHz | 55.0 | 60.1 | 62.5 | dB | | SNR | Signal-to-Noise Ratio | F <sub>IN</sub> = 40kHz<br>A <sub>IN</sub> = 95%FSR | 54.0 | 61.0 | 64.0 | dB | | THD | Total Harmonic Distortion | | -69.0 | -68.0 | -65.0 | dB | | | Noise RMS | T = 25°C | - | 1.0 | - | mV | #### Note: - 1. Maximum numbers are based on characterization and not tested in production, and for 5% to 95% of the input voltage range. - 2. Respect the input common mode voltage through the following equations (where VCM\_IN is the Input channel common mode voltage) for all VIN: - VCM\_IN < 0.7\*VDDANA + VREF/4 0.75V - VCM IN > VREF/4 0.3\*VDDANA 0.1V - 3. The ADC channels on pins PA08, PA09, PA10, PA11 are powered from the V<sub>DDIO</sub> power supply. The ADC performance of these pins will not be the same as all the other ADC channels on pins powered from the VDDANA power supply. 4. The gain accuracy represents the gain error expressed in percent. Gain accuracy (%) = (Gain Error in V x 100) / (V<sub>ref</sub>/GAIN) #### 41.6.4 Inputs and Sample and Hold Acquisition Times The analog voltage source must be able to charge the sample and hold (S/H) capacitor in the ADC in order to achieve maximum accuracy. Seen externally the ADC input consists of a resistor ( $R_{\rm SAMPLE}$ ) and a capacitor ( $C_{\rm SAMPLE}$ ). In addition, the source resistance ( $R_{\rm SOURCE}$ ) must be taken into account when calculating the required sample and hold time. The next figure shows the ADC input channel equivalent circuit. Figure 41-3. ADC Input To achieve n bits of accuracy, the $C_{\mathrm{SAMPLE}}$ capacitor must be charged at least to a voltage of $$V_{\text{CSAMPLE}} \ge V_{\text{IN}} \times \left(1 + -2^{-(n+1)}\right)$$ The minimum sampling time $t_{\text{SAMPLEHOLD}}$ for a given $R_{\text{SOURCE}}$ can be found using this formula: $$t_{\text{SAMPLEHOLD}} \ge \left(R_{\text{SAMPLE}} + R_{\text{SOURCE}}\right) \times \left(C_{\text{SAMPLE}}\right) \times (n+1) \times \ln(2)$$ for a 12 bits accuracy: $$t_{\text{SAMPLEHOLD}} \ge \left(R_{\text{SAMPLE}} + R_{\text{SOURCE}}\right) \times \left(\mathcal{C}_{\text{SAMPLE}}\right) \times 9.02$$ where $$t_{\text{SAMPLEHOLD}} = \frac{1}{2 \times f_{\text{ADC}}}$$ ## 41.6.5 Digital to Analog Converter (DAC) Characteristics Table 41-12. Operating Conditions(1) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------|------------------------------|------------|------|-------------|--------------------------|-------| | $V_{DDANA}$ | Analog supply voltage | | 1.62 | - | 3.63 | V | | $AV_{REF}$ | External reference voltage | | 1.0 | - | V <sub>DDANA</sub> -0.6 | V | | | Internal reference voltage 1 | | - | 1 | - | V | | | Internal reference voltage 2 | | _ | $V_{DDANA}$ | - | V | | | Linear output voltage range | | 0.05 | - | V <sub>DDANA</sub> -0.05 | V | | | Minimum resistive load | | 5 | - | - | kΩ | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------|----------------------------------|-----------------------|------|------|------|-------| | | Maximum capacitance load | | - | - | 100 | pF | | I <sub>DD</sub> | DC supply current <sup>(2)</sup> | Voltage pump disabled | _ | 160 | 283 | μA | - 1. These values are based on specifications otherwise noted. - 2. These values are based on characterization. These values are not covered by test limits in production. Table 41-13. Clock and Timing<sup>(1)</sup> | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Units | |--------|-----------------|--------------------------|-----------------------------|------|------|------|-------| | | Conversion rate | C <sub>load</sub> =100pF | Normal mode | - | - | 350 | ksps | | | | $R_{load} > 5k\Omega$ | For Δ <sub>DATA</sub> =+/-1 | - | - | 1000 | | | | Startup time | V <sub>DDNA</sub> > 2.6V | | - | _ | 2.85 | μs | | | | V <sub>DDNA</sub> < 2.6V | | - | - | 10 | μs | Note: 1. These values are based on simulation. These values are not covered by test limits in production or characterization. Table 41-14. Accuracy Characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Units | |--------|----------------------------|---------------------------------------|------------------------|---------|---------|---------|-------| | RES | Input resolution | | | - | - | 10 | Bits | | INL | Integral non-linearity | V <sub>REF</sub> = Ext 1.0V | V <sub>DD</sub> = 1.6V | 0.7 | 0.75 | 2.0 | LSB | | | | | V <sub>DD</sub> = 3.6V | 0.6 | 0.65 | 1.5 | | | | | V <sub>REF</sub> = V <sub>DDANA</sub> | V <sub>DD</sub> = 1.6V | 0.6 | 0.85 | 2.0 | | | | | | V <sub>DD</sub> = 3.6V | 0.5 | 0.8 | 1.5 | | | | | V <sub>REF</sub> = INT1V | V <sub>DD</sub> = 1.6V | 0.5 | 0.75 | 1.5 | | | | | | V <sub>DD</sub> = 3.6V | 0.7 | 0.8 | 1.5 | | | DNL | Differential non-linearity | | V <sub>DD</sub> = 1.6V | +/-0.3 | +/-0.4 | +/-1.0 | LSB | | | | | V <sub>DD</sub> = 3.6V | +/-0.25 | +/-0.4 | +/-0.75 | | | | | V <sub>REF</sub> = V <sub>DDANA</sub> | V <sub>DD</sub> = 1.6V | +/-0.4 | +/-0.55 | +/-1.5 | | | | | | V <sub>DD</sub> = 3.6V | +/-0.2 | +/-0.3 | +/-0.75 | | | | | V <sub>REF</sub> = INT1V | V <sub>DD</sub> = 1.6V | +/-0.5 | +/-0.7 | +/-1.5 | | | | | | V <sub>DD</sub> = 3.6V | +/-0.4 | +/-0.7 | +/-1.5 | | | | Gain error | Ext. V <sub>REF</sub> | | +/-0.5 | +/-5 | +/-12 | mV | | _ | Offset error | Ext. V <sub>REF</sub> | | +/-2 | +/-1.5 | +/-8 | mV | 1. All values measured using a conversion rate of 350ksps. ## 41.6.6 Analog Comparator Characteristics Table 41-15. Electrical and Timing | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|------------------------------|----------------------------------------------------------------------------------------|--------|-------|-------------|-------| | | Positive input voltage range | | 0 | - | $V_{DDANA}$ | V | | | Negative input voltage range | | 0 | - | $V_{DDANA}$ | | | | Offset | Hysteresis = 0, Fast mode | -15 | 0.0 | +15 | mV | | | | Hysteresis = 0, Low power mode | -25 | 0.0 | +25 | mV | | | Hysteresis | Hysteresis = 1, Fast mode | 20 | 50 | 90 | mV | | | | Hysteresis = 1, Low power mode | 15 | 40 | 75 | mV | | | Propagation delay | Changes for V <sub>ACM</sub> =V <sub>DDANA</sub> /2<br>100mV overdrive, Fast mode | - | 90 | 180 | ns | | | | Changes for V <sub>ACM</sub> =V <sub>DDANA</sub> /2<br>100mV overdrive, Low power mode | - | 282 | 520 | ns | | t <sub>STARTUP</sub> | Startup time | Enable to ready delay Fast mode | - | 1 | 2.6 | μs | | | | Enable to ready delay Low power mode | - | 14 | 22 | μs | | V <sub>SCALE</sub> | INL <sup>(3)</sup> | | _ | 0.75 | +1.58 | LSB | | | DNL <sup>(3)</sup> | | _ | 0.25 | +0.95 | LSB | | | Offset Error (1)(2) | | -0.200 | 0.260 | +1.035 | LSB | | | Gain Error (1)(2) | | 0.55 | 1.2 | 2.0 | LSB | #### Note: - 1. According to the standard equation $V(X)=V_{LSB}*(X+1)$ ; $V_{LSB}=V_{DDANA}/64$ - 2. Data computed with the Best Fit method - 3. Data computed using histogram #### 41.6.7 Temperature Sensor Characteristics ### Table 41-16. Temperature Sensor Characteristics<sup>(1)</sup> | Symbo | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------|-----------------------------------|------------------------------------|------|-------|------|-------| | | Temperature sensor output voltage | T= 25°C, V <sub>DDANA</sub> = 3.3V | - | 0.688 | - | V | | | Temperature sensor slope | | 2.06 | 2.16 | 2.26 | mV/°C | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|-------------------------------------------|---------------------------------------------------------------------------------------|-------|------|------|-------| | | Variation over V <sub>DDANA</sub> voltage | V <sub>DDANA</sub> =1.62V to 3.6V | -0.4 | 1.4 | 3 | mV/V | | | Temperature Sensor accuracy | Using the method described in the Software-based Refinement of the Actual Temperature | -13.0 | - | 13.0 | °C | **Note:** 1. These values are based on characterization. These values are not covered by test limits in production. ### 41.7 NVM Characteristics Table 41-17. Maximum Operating Frequency | V <sub>DD</sub> range | NVM Wait States | Maximum Operating Frequency | Units | |-----------------------|-----------------|-----------------------------|-------| | 1.62V to 2.7V | 0 | 14 | MHz | | | 1 | 28 | | | | 2 | 40 | | | 2.7V to 3.63V | 0 | 24 | | | | 1 | 40 | | Note that on this flash technology, a max number of 8 consecutive write is allowed per row. Once this number is reached, a row erase is mandatory. Table 41-18. Flash Endurance and Data Retention | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------|----------------------------------|----------------------|------|------|------|--------| | Ret <sub>NVM25k</sub> | Retention after up to 25k | Average ambient 55°C | 10 | 50 | - | Years | | Ret <sub>NVM2.5k</sub> | Retention after up to 2.5k | Average ambient 55°C | 20 | 100 | _ | Years | | Ret <sub>NVM100</sub> | Retention after up to 100 | Average ambient 55°C | 25 | >100 | _ | Years | | Cyc <sub>NVM</sub> | Cycling Endurance <sup>(1)</sup> | -40°C < Ta < 85°C | 25k | 150k | - | Cycles | Note: 1. An endurance cycle is a write and an erase operation. Table 41-19. EEPROM Emulation<sup>(1)</sup> Endurance and Data Retention | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------|----------------------------------|----------------------|------|------|------|--------| | Ret <sub>EEPROM100k</sub> | Retention after up to 100k | Average ambient 55°C | 10 | 50 | - | Years | | Ret <sub>EEPROM10k</sub> | Retention after up to 10k | Average ambient 55°C | 20 | 100 | - | Years | | Cyc <sub>EEPROM</sub> | Cycling Endurance <sup>(2)</sup> | -40°C < Ta < 85°C | 100k | 600k | - | Cycles | Notes: 1. The EEPROM emulation is a software emulation described in the App note AT03265. 2. An endurance cycle is a write and an erase operation. Table 41-20. NVM Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|----------------------------------|------------|------|------|------|-------| | t <sub>FPP</sub> | Page programming time | - | - | - | 2.5 | ms | | t <sub>FRE</sub> | Row erase time | - | _ | _ | 6 | ms | | t <sub>FCE</sub> | DSU chip erase time (CHIP_ERASE) | - | - | - | 240 | ms | #### 41.8 Oscillators Characteristics ### 41.8.1 Crystal Oscillator (XOSC) Characteristics ### 41.8.1.1 Digital Clock Characteristics The following table describes the characteristics for the oscillator when a digital clock is applied on XIN. Table 41-21. Digital Clock Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------------------|---------------------|------------|------|------|------|-------| | f <sub>CPXIN</sub> | XIN clock frequency | | _ | - | 32 | MHz | #### 41.8.1.2 Crystal Oscillator Characteristics The following table describes the characteristics for the oscillator when a crystal is connected between XIN and XOUT . The user must choose a crystal oscillator where the crystal load capacitance $C_L$ is within the range given in the table. The exact value of $C_L$ can be found in the crystal datasheet. The capacitance of the external capacitors ( $C_{LEXT}$ ) can then be computed as follows: $$C_{LEXT} = 2(C_L + - C_{STRAY} - C_{SHUNT})$$ where C<sub>STRAY</sub> is the capacitance of the pins and PCB, C<sub>SHUNT</sub> is the shunt capacitance of the crystal. Table 41-22. Crystal Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Crystal oscillator frequency | | 0.4 | - | 32 | MHz | | ESR | Crystal Equivalent Series Resistance Safety Factor = 3 The AGC doesn't have any noticeable impact on these measurements. | $f = 0.455 \text{ MHz}, C_L = 100 \text{pF}$<br>XOSC.GAIN = 0 | - | - | 5.6K | Ω | | | | $f = 2MHz$ , $C_L = 20pF$<br>XOSC.GAIN = 0 | - | - | 416 | | | | | $f = 4MHz$ , $C_L = 20pF$<br>XOSC.GAIN = 1 | - | - | 243 | | | | | $f = 8 \text{ MHz}, C_L = 20 \text{pF}$<br>XOSC.GAIN = 2 | - | - | 138 | | | | | f = 16 MHz, C <sub>L</sub> = 20pF<br>XOSC.GAIN = 3 | - | - | 66 | | | | | f = 32MHz, C <sub>L</sub> = 18pF<br>XOSC.GAIN = 4 | - | - | 56 | | | C <sub>XIN</sub> | Parasitic capacitor load | | - | 5.9 | - | pF | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|--------------------------|------------------------------------------------------------------------------|------|------|-------|--------| | C <sub>XOUT</sub> | Parasitic capacitor load | | - | 3.2 | - | pF | | | Current Consumption | f = 2MHz, C <sub>L</sub> = 20pF, AGC off | 27 | 65 | 90 | μΑ | | | | f = 2MHz, C <sub>L</sub> = 20pF, AGC on | 14 | 52 | 79 | | | | | $f = 4MHz$ , $C_L = 20pF$ , AGC off | 61 | 117 | 160 | | | | | $f = 4MHz$ , $C_L = 20pF$ , AGC on | 23 | 74 | 110 | | | | | $f = 8MHz$ , $C_L = 20pF$ , AGC off | 131 | 226 | 319 | | | | | $f = 8MHz$ , $C_L = 20pF$ , AGC on | 56 | 128 | 193 | | | | | $f = 16MHz$ , $C_L = 20pF$ , AGC off | 305 | 502 | 741 | | | | | $f = 16MHz$ , $C_L = 20pF$ , AGC on | 116 | 307 | 626 | | | | | $f = 32MHz$ , $C_L = 18pF$ , AGC off | 1031 | 1622 | 2344 | | | | | $f = 32MHz$ , $C_L = 18pF$ , AGC on | 278 | 615 | 1400 | | | t <sub>STARTUP</sub> | Start-up time | $f = 2MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 0, ESR = $600\Omega$ | - | 14K | 48K | cycles | | | | $f = 4MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 1, ESR = $100\Omega$ | - | 6800 | 19.5K | | | | | $f = 8 \text{ MHz}, C_L = 20 \text{pF},$<br>XOSC.GAIN = 2, ESR = $35\Omega$ | - | 5550 | 13K | | | | | $f = 16 \text{ MHz}, C_L = 20 \text{pF},$<br>XOSC.GAIN = 3, ESR = $25\Omega$ | - | 6750 | 14.5K | | | | | $f = 32MHz$ , $C_L = 18pF$ ,<br>XOSC.GAIN = 4, ESR = $40\Omega$ | - | 5.3K | 9.6K | | Figure 41-4. Oscillator Connection # 41.8.2 Digital Frequency Locked Loop (DFLL48M) Characteristics Table 41-23. DFLL48M Characteristics - Open Loop Mode<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|----------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Output frequency | IDFLLVAL.COARSE = DFLL48M COARSE<br>CAL<br>DFLLVAL.FINE = 512 | 47 | 48 | 49 | MHz | | I <sub>DFLL</sub> | Power consumption on V <sub>DDIN</sub> | IDFLLVAL.COARSE = DFLL48M COARSE<br>CAL<br>DFLLVAL.FINE = 512 | - | 403 | 453 | μА | | t <sub>STARTUP</sub> | Start-up time | DFLLVAL.COARSE = DFLL48M COARSE CAL DFLLVAL.FINE = 512 f <sub>OUT</sub> within 90 % of final value | - | 8 | 9 | μs | Note: 1. DFLL48M in Open loop after calibration at room temperature. Table 41-24. DFLL48M Characteristics - Closed Loop Mode<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------|-------------------------------------------------------------------------|-------|--------|-------|-------| | f <sub>OUT</sub> | Average Output frequency | f <sub>REF</sub> = 32 .768kHz | 47.76 | 48 | 48.24 | MHz | | f <sub>REF</sub> | Reference frequency | | 0.732 | 32.768 | 33 | kHz | | Jitter | Cycle to Cycle jitter | f <sub>REF</sub> = 32 .768kHz | _ | - | 0.42 | ns | | I <sub>DFLL</sub> | Power consumption on V <sub>DDIN</sub> | f <sub>REF</sub> = 32 .768kHz | - | 403 | 453 | μΑ | | t <sub>LOCK</sub> | Lock time | f <sub>REF</sub> = 32 .768kHz<br>DFLLVAL.COARSE = DFLL48M<br>COARSE CAL | _ | 200 | 500 | μs | | | | DFLLVAL.FINE = 512 | | | | | | | | DFLLCTRL.BPLCKC = 1 | | | | | | | | DFLLCTRL.QLDIS = 0 | | | | | | | | DFLLCTRL.CCDIS = 1 | | | | | | | | DFLLMUL.FSTEP = 10 | | | | | ## 41.8.3 32.768kHz Internal oscillator (OSC32K) Characteristics Table 41-25. 32kHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------|----------------------------------------------------------------------------------------|--------|--------|--------|-------| | f <sub>OUT</sub> | Output frequency | Calibrated against a 32.768kHz reference at 25°C, over [-40, +85]C, over [1.62, 3.63]V | 28.508 | 32.768 | 35.389 | kHz | | | | Calibrated against a 32.768kHz reference at 25°C, at V <sub>DD</sub> =3.3V | 32.276 | 32.768 | 33.260 | | | | | Calibrated against a 32.768kHz reference at 25°C, over [1.62, 3.63]V | 31.457 | 32.768 | 34.079 | | | I <sub>OSC32K</sub> | Current consumption | | _ | 0.67 | 2.80 | μA | | t <sub>STARTUP</sub> | Start-up time | | - | 1 | 2 | cycle | | Duty | Duty Cycle | | - | 50 | - | % | ## 41.8.4 Ultra Low Power Internal 32kHz RC Oscillator (OSCULP32K) Characteristics Table 41-26. Ultra Low Power Internal 32kHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|------------------|----------------------------------------------------------------------------------------|--------|--------|--------|-------| | f <sub>OUT</sub> | Output frequency | Calibrated against a 32.768kHz reference at 25°C, over [-40, +85]C, over [1.62, 3.63]V | 25.559 | 32.768 | 40.305 | kHz | | | | Calibrated against a 32.768kHz reference at 25°C, at V <sub>DD</sub> =3.3V | 31.293 | 32.768 | 34.570 | | | | | Calibrated against a 32.768kHz reference at 25°C, over [1.62, 3.63]V | 31.293 | 32.768 | 34.570 | | | Duty | Duty Cycle | | - | 50 | - | % | #### Note: - 1. These values are based on simulation. These values are not covered by test limits in production or characterization. - 2. This oscillator is always on. #### 41.8.5 8MHz RC Oscillator (OSC8M) Characteristics #### Table 41-27. Internal 8MHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|------------------|------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Output frequency | Calibrated against a 8MHz reference at 25°C, over [-40, +85]°C, over [1.62, 3.63]V | 7.54 | 8 | 8.19 | MHz | | | | Calibrated against a 8MHz reference at 25°C, at $V_{DD}$ =3.3V | 7.94 | 8 | 8.06 | | | | | Calibrated against a 8MHz reference at 25°C, over [1.62, 3.63]V | 7.92 | 8 | 8.06 | | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------|-------------------------------------------------------------------------------------------|------|------|------|-------| | I <sub>OSC8M</sub> | Current consumption | IIDLEIDLE2 on OSC32K versus IDLE2 on calibrated OSC8M enabled at 8MHz (FRANGE=1, PRESC=0) | | 64 | 96 | μΑ | | t <sub>STARTUP</sub> | Startup time | | - | 2.4 | 3.3 | μs | | Duty | Duty cycle | | - | 50 | _ | % | # 41.8.6 Fractional Digital Phase Locked Loop (FDPLL96M) Characteristics Table 41-28. FDPLL96M Characteristics<sup>(1)</sup> (Die Revision E) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|---------------------|----------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>IN</sub> | Input frequency | | 32 | - | 2000 | KHz | | f <sub>OUT</sub> | Output frequency | | 48 | - | 96 | MHz | | I <sub>FDPLL96M</sub> | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | - | 500 | 740 | μА | | | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | - | 900 | 1262 | | | J <sub>p</sub> | Period jitter | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | _ | 1.5 | 2.5 | % | | | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | - | 4.0 | 10.5 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 48 MHz | _ | 1.6 | 2.5 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | - | 4.6 | 11.0 | | | t <sub>LOCK</sub> | Lock Time | After start-up, time to get lock signal. $f_{\text{IN}}$ = 32 kHz, $f_{\text{OUT}}$ = 96 MHz | - | 1.2 | 2 | ms | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | _ | 25 | 50 | μs | | Duty | Duty cycle | | 40 | 50 | 60 | % | ## Table 41-29. FDPLL96M Characteristics<sup>(1)</sup> (Die Revision F) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|---------------------|-----------------------------------------------------|------|------|------|-------| | f <sub>IN</sub> | Input frequency | | 32 | _ | 2000 | KHz | | f <sub>OUT</sub> | Output frequency | | 48 | - | 96 | MHz | | I <sub>FDPLL96M</sub> | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | _ | 500 | - | μΑ | | | | $f_{IN}$ = 32 kHz, $f_{OUT}$ = 96 MHz | - | 900 | - | | | J <sub>p</sub> | Period jitter | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | - | 2.1 | 3.2 | % | | | | $f_{IN}$ = 32 kHz, $f_{OUT}$ = 96 MHz | - | 3.8 | 9.2 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 48 MHz | - | 2.2 | 3.4 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | - | 5.0 | 10.5 | | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|------------|----------------------------------------------------------------------------------------------|------|------|------|-------| | t <sub>LOCK</sub> | Lock Time | After start-up, time to get lock signal. f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | - | 1.2 | 2 | ms | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | - | 25 | 50 | μs | | Duty | Duty cycle | | 40 | 50 | 60 | % | #### Note: 1. All values have been characterized with FILTSEL[1/0] as default value. ## 41.9 Timing Characteristics ### 41.9.1 SERCOM in SPI Mode Timing Data are not available in this current datasheet revision ### 41.9.2 SERCOM in I<sup>2</sup>C Mode Timing Data are not available in this current datasheet revision ## 42. Appendix B. Electrical Characteristics at 105°C #### 42.1 Disclaimer All typical values are measured at T = 25°C unless otherwise specified. All minimum and maximum values are valid across operating temperature and voltage unless otherwise specified. ### 42.2 Absolute Maximum Ratings Stresses beyond those listed in table below may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 42-1. Absolute Maximum Ratings | Symbol | Parameter | Condition | Min. | Max. | Units | |----------------------|-----------------------------------------------------|-----------|----------|-----------------------|-------| | $V_{DD}$ | Power supply voltage | | 0 | 3.8 | V | | I <sub>DD</sub> | Current into a V <sub>DD</sub> pin | | - | 92 <sup>(1)</sup> | mA | | I <sub>GND</sub> | Current out of a GND pin | | - | 130 <sup>(1)</sup> | mA | | V <sub>PIN</sub> | Pin voltage with respect to GND and V <sub>DD</sub> | | GND-0.3V | V <sub>DD</sub> +0.3V | V | | T <sub>storgae</sub> | Storage temperature | | -60 | 150 | °C | 1. Maximum source current is 46mA and maximum sink current is 65mA per cluster. A cluster is a group of GPIOs. Also note that each VDD/GND pair is connected to two clusters so current consumption through the pair will be a sum of the clusters source/sink currents. #### Related Links **GPIO Clusters** ### 42.3 General Operating Ratings The device must operate within the ratings listed in the table below in order for all other electrical characteristics and typical characteristics of the device to be valid. Table 42-2. General Operating Conditions | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |----------------|-----------------------|-----------|---------------------|------|------|-------| | $V_{DD}$ | Power supply voltage | | 1.62 <sup>(1)</sup> | 3.3 | 3.63 | V | | $V_{DDANA}$ | Analog supply voltage | | 1.62 <sup>(1)</sup> | 3.3 | 3.63 | V | | T <sub>A</sub> | Temperature range | | -40 | 25 | 105 | °C | | TJ | Junction temperature | | - | - | 125 | °C | 1. With BOD33 disabled. If the BOD33 is enabled, refer to the BOD33 characteristics. ### Related Links **BOD33 Characteristics** ## 42.4 Maximum Clock Frequencies Table 42-3. Maximum GCLK Generator Output Frequencies | Symbol | Description | Conditions | Max. | Units | |------------------------------------------------|---------------------------------|------------|------|-------| | f <sub>GCLKGEN0</sub> / f <sub>GCLK_MAIN</sub> | GCLK Generator Output Frequency | Undivided | 96 | MHz | | f <sub>GCLKGEN1</sub> | | | | | | f <sub>GCLKGEN2</sub> | | | | | | f <sub>GCLKGEN3</sub> | | Divided | 48 | MHz | | f <sub>GCLKGEN4</sub> | | | | | | f <sub>GCLKGEN5</sub> | | | | | Table 42-4. Maximum Peripheral Clock Frequencies | Symbol | Description | Max. | Units | |-------------------------------|----------------------------------------|------|-------| | f <sub>CPU</sub> | CPU clock frequency | 48 | MHz | | f <sub>AHB</sub> | AHB clock frequency | 48 | MHz | | f <sub>APBA</sub> | APBA clock frequency | 48 | MHz | | f <sub>APBB</sub> | APBB clock frequency | 48 | MHz | | f <sub>APBC</sub> | APBC clock frequency | 48 | MHz | | f <sub>GCLK_DFLL48M_REF</sub> | DFLL48M Reference clock frequency | 33 | KHz | | f <sub>GCLK_DPLL</sub> | FDPLL96M Reference clock frequency | 2 | MHz | | f <sub>GCLK_DPLL_32K</sub> | FDPLL96M 32k Reference clock frequency | 32 | KHz | | f <sub>GCLK_WDT</sub> | WDT input clock frequency | 48 | MHz | | f <sub>GCLK_RTC</sub> | RTC input clock frequency | 48 | MHz | | f <sub>GCLK_EIC</sub> | EIC input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_0 | EVSYS channel 0 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_1 | EVSYS channel 1 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_2 | EVSYS channel 2 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_3 | EVSYS channel 3 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_4 | EVSYS channel 4 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_5 | EVSYS channel 5 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_6 | EVSYS channel 6 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_7 | EVSYS channel 7 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_8 | EVSYS channel 8 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_9 | EVSYS channel 9 input clock frequency | 48 | MHz | | fGCLK_EVSYS_CHANNEL_10 | EVSYS channel 10 input clock frequency | 48 | MHz | | Symbol | Description | Max. | Units | |------------------------------------|------------------------------------------|------|-------| | fGCLK_EVSYS_CHANNEL_11 | EVSYS channel 11 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOMx_SLOW</sub> | Common SERCOM slow input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM0_CORE</sub> | SERCOM0 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM1_CORE</sub> | SERCOM1 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM2_CORE</sub> | SERCOM2 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM3_CORE</sub> | SERCOM3 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM4_CORE</sub> | SERCOM4 input clock frequency | 48 | MHz | | f <sub>GCLK_SERCOM5_CORE</sub> | SERCOM5 input clock frequency | 48 | MHz | | f <sub>GCLK_TCC0</sub> , GCLK_TCC1 | TCC0, TCC1 input clock frequency | 96 | MHz | | f <sub>GCLK_TCC2</sub> , GCLK_TC3 | TCC2,TC3 input clock frequency | 48 | MHz | | f <sub>GCLK_TC4</sub> , GCLK_TC5 | TC4, TC5 input clock frequency | 96 | MHz | | f <sub>GCLK_TC6</sub> , GCLK_TC7 | TC6,TC7 input clock frequency | 48 | MHz | | f <sub>GCLK_ADC</sub> | ADC input clock frequency | 48 | MHz | | f <sub>GCLK_AC_DIG</sub> | AC digital input clock frequency | 48 | MHz | | f <sub>GCLK_AC_ANA</sub> | AC analog input clock frequency | 64 | KHz | | f <sub>GCLK_AC1_DIG</sub> | AC1 digital input clock frequency | 48 | MHz | | f <sub>GCLK_AC1_ANA</sub> | AC1 analog input clock frequency | 64 | KHz | | f <sub>GCLK_DAC</sub> | DAC input clock frequency | 350 | KHz | ## 42.5 Power Consumption The values in the below table are measured values of power consumption under the following conditions, except where noted: - · Operating conditions - $V_{VDDIN} = 3.3 V$ - Wake up time from sleep mode is measured from the edge of the wakeup signal to the execution of the first instruction fetched in flash. - Oscillators - XOSC (crystal oscillator) running with external 32MHz clock on XIN - DFLL48M stopped - Clocks - XOSC used as main clock source, except otherwise specified - CPU, AHB clocks undivided - APBA clock divided by 4 - APBB and APBC bridges off - The following AHB module clocks are running: NVMCTRL, APBA bridge - All other AHB clocks stopped - The following peripheral clocks running: PM, SYSCTRL, RTC - All other peripheral clocks stopped - I/Os are inactive with internal pull-up - CPU is running on flash with 1 wait states - Cache enabled - BOD33 disabled **Table 42-5. Current Consumption** | | rrent Consumption | | | l <u> </u> | l <u>.</u> . | l | | |------------------|--------------------------------------------------------------------------------------------------------------------|----------------|------|-----------------|-----------------|-----------------------------|-----------------------------| | Mode | Conditions | T <sub>A</sub> | Min. | Тур. | Max. | Units | | | ACTIVE | CPU running a While(1) algorithm | 105°C | - | 2.55 | 2.75 | mA | | | | CPU running a While(1) algorithm V <sub>DDIN</sub> =1.8V, CPU is running on Flash with 3 wait states | | - | 2.56 | 2.82 | | | | | CPU running a While(1) algorithm,<br>CPU is<br>running on Flash with 3 wait states<br>with<br>GCLKIN as reference | | - | 42*freq<br>+318 | 42*freq<br>+432 | μΑ<br>(with freq in<br>MHz) | | | | CPU running a Fibonacci algorithm | | - | 4.21 | 4.59 | mA | | | | CPU running a Fibonacci<br>algorithm<br>V <sub>DDIN</sub> =1.8V, CPU is running on<br>flash with 3<br>wait states | | - | 4.23 | 4.57 | | | | | CPU running a Fibonacci<br>algorithm, CPU is<br>running on Flash with 3 wait states<br>with<br>GCLKIN as reference | | | - | 80*freq<br>+320 | 82*freq<br>+432 | μΑ<br>(with freq in<br>MHz) | | | CPU running a CoreMark algorithm | | - | 6.02 | 6.54 | mA | | | | CPU running a CoreMark algorithm V <sub>DDIN</sub> =1.8V, CPU is running on flash with 3 wait states | | - | 5.21 | 5.57 | | | | | CPU running a CoreMark<br>algorithm, CPU is<br>running on Flash with 3 wait states<br>with<br>GCLKIN as reference | | - | 96*freq<br>+322 | 98*freq<br>+432 | μΑ<br>(with freq in<br>MHz) | | | IDLE0 | | | - | 1.55 | 1.62 | mA | | | IDLE1 | | | - | 1.13 | 1.18 | | | | IDLE2 | | | - | 0.96 | 1.01 | | | | STANDBY | RTC running at 1kHz <sup>(1)</sup> | 105°C | - | 214 | 627 | μΑ | | | (rev. E silicon) | RTC stopped (1) | 105°C | - | 212 | 624 | | | | Mode | Conditions | T <sub>A</sub> | Min. | Тур. | Max. | Units | |------------------|-------------------------|----------------|------|------|------|-------| | STANDBY | RTC running at 1kHz (1) | 105°C | - | 175 | 452 | μΑ | | (rev. F silicon) | RTC stopped (1) | 105°C | - | 173 | 450 | | 1. Measurements were done with SYSCTRL->VREG.bit.RUNSTDBY = 1 Table 42-6. Wake-up Time | Mode | Conditions | TA | Min. | Тур. | Max. | Units | |---------|-------------------------------------------------|-------|------|------|------|-------| | IDLE0 | OSC8M used as main clock source, Cache disabled | 105°C | 3.8 | 4 | 4.1 | μs | | IDLE1 | OSC8M used as main clock source, Cache disabled | | 12.8 | 14.3 | 15.7 | | | IDLE2 | OSC8M used as main clock source, Cache disabled | | 13.7 | 15.2 | 16.6 | | | STANDBY | OSC8M used as main clock source, Cache disabled | | 18.7 | 20.1 | 21.6 | | Figure 42-1. Measurement Schematic ## 42.6 Analog Characteristics ## 42.6.1 Power-On Reset (POR) Characteristics Table 42-7. POR Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------------|-------------------------------------------|------|------|------|-------| | V <sub>POT+</sub> | Voltage threshold on V <sub>DD</sub> rising | IV <sub>DD</sub> falls at 1V/ms or slower | 1.27 | 1.45 | 1.58 | V | | V <sub>POT-</sub> | Voltage threshold on V <sub>DD</sub> falling | | 0.53 | 0.99 | 1.32 | V | Figure 42-2. POR Operating Principle #### 42.6.2 Brown-Out Detectors Characteristics #### 42.6.2.1 BOD33 Characteristics Table 42-8. BOD33 Characteristics | Symbol | Parameter | Conditions | Temp. | Min. | Тур. | Max. | Units | |------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------|------------------|------|--------------------|------|-------| | I | Step size, between adjacent values in BOD33.LEVEL | | | _ | 34 | - | mV | | V <sub>HYST</sub> | VBOD+ - VBOD- | Hysteresis ON | | 35 | _ | 170 | mV | | t <sub>DET</sub> | Detection time | Time with V <sub>DDANA</sub> < V <sub>TH</sub> necessary to generate a reset signal | | - | 0.9 <sup>(1)</sup> | - | μs | | I <sub>IdleBOD33</sub> | Current consumption om | Continuous mode | 25°C | - | 25 | 48 | μA | | | Active/Idle mode | | -40- to<br>105°C | - | - | 51 | | | | Sampling mode | Sampling mode | 25°C | - | 0.034 | 0.21 | | | | | | -40- to<br>105°C | - | - | 2.44 | | | Symbol | Parameter | Conditions | Temp. | Min. | Тур. | Max. | Units | |----------------------|---------------|------------|------------------|-------|--------------------|------|-------| | | Sampling mode | 25°C | | 0.132 | 0.38 | μA | | | | Standby mode | | -40- to<br>105°C | | | 1.5 | | | t <sub>STARTUP</sub> | Startup time | | -40- to<br>105°C | _ | 2.2 <sup>(1)</sup> | - | μs | <sup>1.</sup> These values are based on simulation. These values are not covered by test limits in production or characterization. ## 42.6.3 Analog-to-Digital Converter (ADC) Characteristics Table 42-9. Operating Conditions | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------------------|-------------------------------------------------------|-------------------------------------|-----------------------------|------------------------------|-------------------------|--------| | VDDANA | Power supply voltage | T > 85°C | 2.7 | | 3.6 | V | | RES | Resolution | | 8 | - | 12 | bits | | f <sub>CLK_ADC</sub> | ADC Clock frequency | | 30 | - | 2100 | kHz | | | Sample rate <sup>(1)</sup> | Single shot | 5 | - | 300 | ksps | | | | Free running | 5 | - | 350 | ksps | | | Sampling time <sup>(1)</sup> | | 0.5 | - | - | cycles | | | Conversion time <sup>(1)</sup> | 1x Gain | 6 | - | - | cycles | | V <sub>REF</sub> | Voltage reference range | | 1.0 | - | V <sub>DDANA</sub> -0.6 | V | | V <sub>REFINT1V</sub> | Internal 1V reference | | - | 1.0 | - | V | | V <sub>REFINTVCC0</sub> | Internal ratiometric reference 0 <sup>(2)</sup> | | - | V <sub>DDANA</sub> /<br>1.48 | - | V | | V <sub>REFINTVCC0</sub> Voltage Error | Internal ratiometric reference 0 <sup>(2)</sup> error | 2.0V <<br>V <sub>DDANA</sub> <3.63V | -1.0 | - | +1.0 | % | | V <sub>REFINTVCC1</sub> | Internal ratiometric reference 1 <sup>(2)</sup> | V <sub>DDANA</sub> >2.0V | - | V <sub>DDANA</sub> /2 | - | V | | V <sub>REFINTVCC1</sub> Voltage Error | Internal ratiometric reference 1 <sup>(2)</sup> error | 2.0V <<br>V <sub>DDANA</sub> <3.63V | -1.0 | - | +1.0 | % | | | Conversion range <sup>(1)</sup> | Differential mode | -V <sub>REF</sub> /<br>GAIN | - | +V <sub>REF</sub> /GAIN | V | | | | Single-ended mode | 0.0 | - | +V <sub>REF</sub> /GAIN | V | | C <sub>SAMPLE</sub> | Sampling capacitance <sup>(2)</sup> | | - | 3.5 | - | pF | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------|------------------------------------------------|----------------------------------------------|------|------|------|-------| | R <sub>SAMPLE</sub> | Input channel source resistance <sup>(2)</sup> | | - | - | 3.5 | kΩ | | I <sub>DD</sub> | DC supply current <sup>(1)</sup> | f <sub>CLK_ADC</sub> = 2.1MHz <sup>(3)</sup> | - | 1.25 | 1.83 | mA | - 1. These values are based on characterization. These values are not covered by test limits in production. - 2. These values are based on simulation. These values are not covered by test limits in production or characterization. - 3. In this condition and for a sample rate of 350ksps, a conversion takes 6 clock cycles of the ADC clock (conditions: 1X gain, 12-bit resolution, differential mode, free-running). Table 42-10. Differential Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|--------------------------------|--------------------------------------------|---------|---------|---------|-------| | ENOB | Effective Number Of Bits | With gain compensation | - | 10.5 | 10.8 | bits | | TUE | Total Unadjusted Error | 1x Gainn | 1.5 | 2.7 | 13 | LSB | | INLI | Integral Non Linearity | 1x Gainn | 0.9 | 1.3 | 4 | LSB | | DNL | Differential Non Linearity | 1x Gainn | +/-0.3 | +/-0.5 | +/-0.95 | LSB | | | Gain Error | Ext. Ref 1x | -10.0 | -1.3 | +10.0 | mV | | | | V <sub>REF</sub> =V <sub>DDANA</sub> /1.48 | -20.0 | -10.0 | +10.0 | mV | | | | Bandgap | -20.0 | +2 | +20.0 | mV | | | Gain Accuracy <sup>(5)</sup> | Ext. Ref. 0.5x | +/-0.02 | +/-0.05 | +/-0.2 | % | | | | Ext. Ref. 2x to 16x | +/-0.01 | +/-0.03 | +/-0.5 | % | | | Offset Error | Ext. Ref. 1x | -8.0 | -1.0 | +8.0 | mV | | | | V <sub>REF</sub> =V <sub>DDANA</sub> /1.48 | -8.0 | 0.6 | +8.0 | mV | | | | Bandgap | -6.0 | -1.0 | +6.0 | mV | | SFDR | Spurious Free Dynamic Range | 1x Gain | 65.0 | 71.5 | 76.0 | dB | | SINAD | Signal-to-Noise and Distortion | F <sub>CLK_ADC</sub> = 2.1MHz | 58.0 | 65.0 | 67.0 | dB | | SNR | Signal-to-Noise Ratio | $F_{IN} = 40kHz$ | 60.0 | 66.0 | 68.6 | dB | | THD | Total Harmonic Distortion | $A_{IN} = 95\%FSR$ | -75.0 | -71.0 | -67.0 | dB | | | Noise RMS | T=25°C | 0.6 | 1.0 | 1.6 | mV | - 1. Maximum numbers are based on characterization and not tested in production, and valid for 5% to 95% of the input voltage range. - 2. Dynamic parameter numbers are based on characterization and not tested in production. - 3. Respect the input common mode voltage through the following equations (where VCM\_IN is the Input channel common mode voltage): - 3.1. If |VIN| > VREF/4 - VCM\_IN < 0.95\*VDDANA + VREF/4 0.75V</li> - VCM IN > VREF/4 -0.05\*VDDANA -0.1V - 3.2. If |VIN| < VREF/4 - VCM IN < 1.2\*VDDANA 0.75V</li> - VCM\_IN > 0.2\*VDDANA 0.1V - 4. The ADC channels on pins PA08, PA09, PA10, PA11 are powered from the VDDIO power supply. The ADC performance of these pins will not be the same as all the other ADC channels on pins powered from the VDDANA power supply. - 5. The gain accuracy represents the gain error expressed in percent. Gain accuracy (%) = (Gain Error in V x 100) / (2\*Vref/GAIN) Table 42-11. Single-Ended Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|--------------------------------|-------------------------------|---------|---------|---------|-------| | ENOB | Effective Number of Bits | With gain compensation | - | 9.7 | 10.1 | Bits | | TUE | Total Unadjusted Error | 1x gain | - | 7.9 | 30.0 | LSB | | INL | Integral Non-Linearity | 1x gain | 1.4 | 2.6 | 5.0 | LSB | | DNL | Differential Non-Linearity | 1x gain | +/-0.6 | +/-0.7 | +/-0.95 | LSB | | | Gain Error | Ext. Ref. 1x | -5.0 | 0.6 | 5.0 | mV | | | Gain Accuracy <sup>(4)</sup> | Ext. Ref. 0.5x | +/-0.1 | +/-0.37 | +/-0.5 | % | | | | Ext. Ref. 2x to 16X | +/-0.01 | +/-0.1 | +/-0.2 | % | | | Offset Error | Ext. Ref. 1x | -5.0 | 0.6 | 10.0 | mV | | SFDR | Spurious Free Dynamic Range | 1x Gain | 63.0 | 68.0 | 70.1 | dB | | SINAD | Signal-to-Noise and Distortion | F <sub>CLK_ADC</sub> = 2.1MHz | 55.0 | 60.1 | 62.5 | dB | | SNR | Signal-to-Noise Ratio | F <sub>IN</sub> = 40kHz | 54.0 | 61.0 | 64.0 | dB | | THD | Total Harmonic Distortion | A <sub>IN</sub> = 95%FSR | -70.0 | -68.0 | -65.0 | dB | | | Noise RMS | T = 25°C | - | 1.0 | - | mV | - 1. Maximum numbers are based on characterization and not tested in production, and for 5% to 95% of the input voltage range. - 2. Respect the input common mode voltage through the following equations (where VCM\_IN is the Input channel common mode voltage) for all VIN: - VCM IN < 0.7\*VDDANA + VREF/4 0.75V</li> - VCM IN > VREF/4 0.3\*VDDANA 0.1V - 3. The ADC channels on pins PA08, PA09, PA10, PA11 are powered from the VDDIO power supply. The ADC performance of these pins will not be the same as all the other ADC channels on pins powered from the VDDANA power supply. - The gain accuracy represents the gain error expressed in percent. Gain accuracy (%) = (Gain Error in V x 100) / (Vref/GAIN) #### 42.6.3.1 Performance with the Averaging Digital Feature Averaging is a feature which increases the sample accuracy. ADC automatically computes an average value of multiple consecutive conversions. The numbers of samples to be averaged is specified by the Number-of-Samples-to-be-collected bit group in the Average Control register (AVGCTRL.SAMPLENUM[3:0]) and the averaged output is available in the Result register (RESULT). Table 42-12. Averaging Feature | Average<br>Number | Condition | SNR(dB) | SINAD(dB) | SFDR(dB) | ENOB(bits) | |-------------------|------------------------------------------------------------------------------|---------|-----------|----------|------------| | 1 | In differential mode, 1x gain,<br>VDDANA=3.0V, VREF=1.0V, 350kSps<br>at 25°C | 66 | 65 | 72.8 | 10.5 | | 8 | | 67.6 | 65.8 | 75.1 | 10.62 | | 32 | | 69.7 | 67.1 | 75.3 | 10.85 | | 128 | | 70.4 | 67.5 | 75.5 | 10.91 | #### 42.6.3.2 Performance with the hardware offset and gain correction Inherent gain and offset errors affect the absolute accuracy of the ADC. The offset error cancellation is handled by the Offset Correction register (OFFSETCORR) and the gain error cancellation, by the Gain Correction register (GAINCORR). The offset and gain correction value is subtracted from the converted data before writing the Result register (RESULT). Table 42-13. Offset and Gain Correction Feature | Gain Factor | Conditions | Offset Error<br>(mV) | Gain Error<br>(mV) | Total Unadjusted<br>Error (LSB) | |-------------|------------------------------------------------------------------------|----------------------|--------------------|---------------------------------| | 0.5x | In differential mode, 1x gain, VDDANA=3.0V, VREF=1.0V, 350kSps at 25°C | 0.25 | 1 | 2.4 | | 1x | | 0.2 | 0.1 | 1.5 | | 2x | | 0.15 | -0.15 | 2.7 | | 8x | | -0.05 | 0.05 | 3.2 | | 16x | | 0.1 | -0.05 | 6.1 | #### 42.6.3.3 Inputs and Sample and Hold Acquisition Times The analog voltage source must be able to charge the sample and hold (S/H) capacitor in the ADC in order to achieve maximum accuracy. Seen externally the ADC input consists of a resistor ( $R_{\rm SAMPLE}$ ) and a capacitor ( $C_{\rm SAMPLE}$ ). In addition, the source resistance ( $R_{\rm SOURCE}$ ) must be taken into account when calculating the required sample and hold time. The figure below shows the ADC input channel equivalent circuit. Figure 42-3. ADC Input To achieve n bits of accuracy, the $C_{\mathrm{SAMPLE}}$ capacitor must be charged at least to a voltage of $$V_{\text{CSAMPLE}} \ge V_{\text{IN}} \times \left(1 - 2^{-(n+1)}\right)$$ The minimum sampling time $t_{\rm SAMPLEHOLD}$ for a given $R_{\rm SOURCE}$ can be found using this formula: $$t_{\text{SAMPLEHOLD}} \ge \left(R_{\text{SAMPLE}} + R_{\text{SOURCE}}\right) \times \left(C_{\text{SAMPLE}}\right) \times (n+1) \times \ln(2)$$ for a 12 bits accuracy: $$t_{\text{SAMPLEHOLD}} \ge \left(R_{\text{SAMPLE}} + R_{\text{SOURCE}}\right) \times \left(\mathcal{C}_{\text{SAMPLE}}\right) \times 9.02$$ where $$t_{\text{SAMPLEHOLD}} = \frac{1}{2 \times f_{\text{ADC}}}$$ ## 42.6.4 Digital to Analog Converter (DAC) Characteristics #### Table 42-14. Operating Conditions | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------|----------------------------------|-----------------------|------|-------------|--------------------------|-------| | $V_{DDANA}$ | Analog supply voltage | | 1.62 | - | 3.63 | V | | $AV_{REF}$ | External reference voltage | | 1.0 | - | V <sub>DDANA</sub> -0.6 | V | | | Internal reference voltage 1 | | _ | 1 | - | V | | | Internal reference voltage 2 | | - | $V_{DDANA}$ | - | V | | I | Linear output voltage range | | 0.05 | - | V <sub>DDANA</sub> -0.05 | V | | 1 | Minimum resistive load | | 5 | - | - | kΩ | | I | Maximum capacitance load | | _ | - | 100 | pF | | I <sub>DD</sub> | DC supply current <sup>(2)</sup> | Voltage pump disabled | - | 160 | 245 | μA | - 1. These values are based on specifications otherwise noted. - 2. These values are based on characterization. These values are not covered by test limits in production. Table 42-15. Clock and Timing | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Units | |--------|-----------------------|-----------------------------|-------------|------|------|------|-------| | | Conversion rate | C <sub>load</sub> =100pF | Normal mode | - | - | 350 | ksps | | | $R_{load} > 5k\Omega$ | For Δ <sub>DATA</sub> =+/-1 | - | - | 1000 | | | | I | Startup time | V <sub>DDNA</sub> > 2.6V | | - | _ | 2.85 | μs | | | | V <sub>DDNA</sub> < 2.6V | | - | - | 10 | μs | 1. These values are based on simulation. These values are not covered by test limits in production or characterization. **Table 42-16. Accuracy Characteristics** | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Units | |--------|----------------------------|---------------------------------------|------------------------|---------|---------|---------|-------| | RES | Input resolution | | | - | - | 10 | Bits | | INL | Integral non-linearity | V <sub>REF</sub> = Ext 1.0V | V <sub>DD</sub> = 1.6V | 0.7 | 0.75 | 2.0 | LSB | | | | | V <sub>DD</sub> = 3.6V | 0.6 | 0.65 | 1.5 | | | | | $V_{REF} = V_{DDANA}$ | V <sub>DD</sub> = 1.6V | 0.6 | 0.85 | 2.0 | | | | | | V <sub>DD</sub> = 3.6V | 0.5 | 0.8 | 1.5 | | | | | V <sub>REF</sub> = INT1V | V <sub>DD</sub> = 1.6V | 0.5 | 0.75 | 1.5 | | | | | | V <sub>DD</sub> = 3.6V | 0.7 | 0.8 | 1.5 | | | DNL | Differential non-linearity | V <sub>REF</sub> = Ext 1.0V | V <sub>DD</sub> = 1.6V | +/-0.3 | +/-0.4 | +/-1.0 | LSB | | | | | V <sub>DD</sub> = 3.6V | +/-0.25 | +/-0.4 | +/-0.75 | | | | | V <sub>REF</sub> = V <sub>DDANA</sub> | V <sub>DD</sub> = 1.6V | +/-0.4 | +/-0.55 | +/-1.5 | | | | | | V <sub>DD</sub> = 3.6V | +/-0.2 | +/-0.3 | +/-0.75 | | | | | V <sub>REF</sub> = INT1V | V <sub>DD</sub> = 1.6V | +/-0.5 | +/-0.7 | +/-1.5 | | | | | | V <sub>DD</sub> = 3.6V | +/-0.4 | +/-0.7 | +/-1.5 | | | 1 | Gain error | Ext. V <sub>REF</sub> | | +/-0.5 | +/-5 | +/-12 | mV | | I | Offset error | Ext. V <sub>REF</sub> | | +/-2 | +/-1.5 | +/-8 | mV | 1. All values measured using a conversion rate of 350ksps. ### 42.6.5 Analog Comparator Characteristics Table 42-17. Electrical and Timing Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------|------------------------------|----------------------------------------------------------------------------------------|------|------|--------------------|-------| | | Positive input voltage range | | 0 | - | V <sub>DDANA</sub> | V | | | Negative input voltage range | | 0 | - | V <sub>DDANA</sub> | | | | Offset | Hysteresis = 0, Fast mode | -15 | 0.0 | +15 | mV | | | | Hysteresis = 0, Low power mode | -25 | 0.0 | +25 | mV | | | Hysteresis | Hysteresis = 1, Fast mode | 20 | 50 | 85 | mV | | | | Hysteresis = 1, Low power mode | 15 | 40 | 75 | mV | | | Propagation delay | Changes for V <sub>ACM</sub> =V <sub>DDANA</sub> /2<br>100mV overdrive, Fast mode | - | 90 | 180 | ns | | | | Changes for V <sub>ACM</sub> =V <sub>DDANA</sub> /2<br>100mV overdrive, Low power mode | - | 282 | 520 | ns | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------|--------------------------------------|-------|-------|-------|-------| | t <sub>STARTUP</sub> | Startup time | Enable to ready delay Fast mode | _ | 1 | 2.6 | μs | | | | Enable to ready delay Low power mode | _ | 14 | 22 | μs | | V <sub>SCALE</sub> | INL <sup>(3)</sup> | | -1.4 | 0.75 | 1.4 | LSB | | | DNL <sup>(3)</sup> | | -0.9 | 0.25 | 0.9 | LSB | | | Offset Error (1)(2) | | -0.20 | 0.26 | +0.92 | LSB | | | Gain Error (1)(2) | | -0.89 | 0.215 | 0.89 | LSB | - 1. According to the standard equation $V(X)=V_{LSB}*(X+1)$ ; $V_{LSB}=V_{DDANA}/64$ - 2. Data computed with the Best Fit method - 3. Data computed using histogram ### 42.7 NVM Characteristics **Table 42-18. Maximum Operation Frequency** | V <sub>DD</sub> Range | NVM Wait States | Maximum Operating Frequency | Units | |-----------------------|-----------------|-----------------------------|-------| | 1.62V to 2.7V | 0 | 14 | MHz | | | 1 | 28 | | | | 2 | 42 | | | | 3 | 48 | | | 2.7V to 3.63V | 0 | 24 | | | | 1 | 40 | | Note that on this flash technology, a max number of four consecutive write is allowed per row. Once this number is reached, a row erase is mandatory. Table 42-19. Flash Endurance and Data Retention | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------|----------------------------------|----------------------|------|------|------|--------| | Ret <sub>NVM25k</sub> | Retention after up to 25k | Average ambient 55°C | 10 | 50 | - | Years | | Ret <sub>NVM2.5k</sub> | Retention after up to 2.5k | Average ambient 55°C | 20 | 100 | - | Years | | Ret <sub>NVM100</sub> | Retention after up to 100 | Average ambient 55°C | 25 | >100 | - | Years | | Cyc <sub>NVM</sub> | Cycling Endurance <sup>(1)</sup> | -40°C < Ta < 105°C | 25k | 150k | - | Cycles | 1. An endurance cycle is a write and an erase operation. Table 42-20. EEPROM Emulation<sup>(1)</sup>, Endurance and Data Retention | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------|----------------------------------|----------------------|------|------|------|--------| | Ret <sub>EEPROM100k</sub> | Retention after up to 100k | Average ambient 55°C | 10 | 50 | - | Years | | Ret <sub>EEPROM10k</sub> | Retention after up to 10k | Average ambient 55°C | 20 | 100 | - | Years | | Cyc <sub>EEPROM</sub> | Cycling Endurance <sup>(2)</sup> | -40°C < Ta < 105°C | 100k | 600k | - | Cycles | - 1. The EEPROM emulation is a software emulation described in the App note AT03265. - 2. An endurance cycle is a write and an erase operation. **Table 42-21. NVM Characteristics** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|----------------------------------|------------|------|------|------|-------| | t <sub>FPP</sub> | Page programming time | - | - | - | 2.5 | ms | | t <sub>FRE</sub> | Row erase time | - | - | - | 6 | ms | | t <sub>FCE</sub> | DSU chip erase time (CHIP_ERASE) | - | - | - | 240 | ms | #### 42.8 Oscillators Characteristics #### 42.8.1 Crystal Oscillator (XOSC) Characteristics #### 42.8.1.1 Digital Clock Characteristics The following table describes the characteristics for the oscillator when a digital clock is applied on XIN. Table 42-22. Digital Clock Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------------------|---------------------|------------|------|------|------|-------| | f <sub>CPXIN</sub> | XIN clock frequency | | - | - | 32 | MHz | #### 42.8.1.2 Crystal Oscillator Characteristics The following table describes the characteristics for the oscillator when a crystal is connected between XIN and XOUT as shown in Figure 42-4. The user must choose a crystal oscillator where the crystal load capacitance $C_L$ is within the range given in the table. The exact value of $C_L$ can be found in the crystal datasheet. The capacitance of the external capacitors ( $C_{LEXT}$ ) can then be computed as follows: $$C_{LEXT} = 2(C_L - C_{STRAY} - C_{SHUNT})$$ where C<sub>STRAY</sub> is the capacitance of the pins and PCB, C<sub>SHUNT</sub> is the shunt capacitance of the crystal. Table 42-23. Crystal Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------|------|------|-------|--------| | f <sub>OUT</sub> | Crystal oscillator frequency | I | 0.4 | - | 32 | MHz | | ESR | Crystal Equivalent Series<br>Resistance | $f = 0.455 \text{MHz}, C_L = 100 \text{pF}$<br>XOSC.GAIN = 0 | - | - | 5.6K | Ω | | | Safety Factor = 3 The AGC doesn't have any noticeable impact on these | $f = 2MHz$ , $C_L = 20pF$<br>XOSC.GAIN = 0 | - | - | 416 | | | | measurements. | $f = 4MHz$ , $C_L = 20pF$<br>XOSC.GAIN = 1 | - | - | 243 | | | | | f = 8 MHz, C <sub>L</sub> = 20pF<br>XOSC.GAIN = 2 | - | - | 138 | | | | | $f = 16 \text{ MHz}, C_L = 20 \text{pF}$<br>XOSC.GAIN = 3 | - | - | 66 | | | | | $f = 32MHz$ , $C_L = 18pF$<br>XOSC.GAIN = 4 | - | - | 56 | | | C <sub>XIN</sub> | Parasitic capacitor load | 1 | - | 5.9 | _ | pF | | $C_{XOUT}$ | Parasitic capacitor load | | - | 3.2 | - | pF | | I <sub>XOSC</sub> | Current Consumption | $f = 2MHz$ , $C_L = 20pF$ , AGC off | | 65 | 87 | μΑ | | | | $f = 2MHz$ , $C_L = 20pF$ , AGC on | | 52 | 76 | | | | | f = 4MHz, C <sub>L</sub> = 20pF, AGC off | | 117 | 155 | | | | | $f = 4MHz$ , $C_L = 20pF$ , AGC on | | 74 | 104 | | | | | $f = 8MHz$ , $C_L = 20pF$ , AGC off | | 226 | 308 | | | | | $f = 8MHz$ , $C_L = 20pF$ , AGC on | | 128 | 180 | | | | | $f = 16MHz$ , $C_L = 20pF$ , AGC off | | 502 | 714 | | | | | $f = 16MHz$ , $C_L = 20pF$ , AGC on | | 307 | 590 | | | | | $f = 32MHz$ , $C_L = 18pF$ , AGC off | | 1622 | 2257 | | | | | $f = 32MHz$ , $C_L = 18pF$ , AGC on | | 615 | 1280 | | | t <sub>STARTUP</sub> | Startup time | $f = 2MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 0, ESR = $600\Omega$ | - | 14K | 48K | cycles | | | | $f = 4MHz$ , $C_L = 20pF$ ,<br>XOSC.GAIN = 1, ESR = $100\Omega$ | - | 6800 | 19.5K | | | | | $f = 8 \text{ MHz}, C_L = 20 \text{pF},$<br>XOSC.GAIN = 2, ESR = $35\Omega$ | - | 5550 | 13K | | | | | $f = 16 \text{ MHz}, C_L = 20 \text{pF},$<br>XOSC.GAIN = 3, ESR = $25\Omega$ | - | 6750 | 14.5K | | | | | $f = 32MHz$ , $C_L = 18pF$ ,<br>XOSC.GAIN = 4, ESR = $40\Omega$ | - | 5.3K | 9.6K | | Figure 42-4. Crystal Oscillator Connection ## 42.8.2 Digital Frequency Locked Loop (DFLL48M) Characteristics Table 42-24. DFLL48M Characteristics - Open Loop Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|----------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Output frequency | IDFLLVAL.COARSE = DFLL48M COARSE<br>CAL<br>DFLLVAL.FINE = 512 | 47 | 48 | 49 | MHz | | I <sub>DFLL</sub> | Power consumption on V <sub>DDIN</sub> | IDFLLVAL.COARSE = DFLL48M COARSE<br>CAL<br>DFLLVAL.FINE = 512 | - | 403 | 453 | μΑ | | t <sub>STARTUP</sub> | Startup time | DFLLVAL.COARSE = DFLL48M COARSE CAL DFLLVAL.FINE = 512 f <sub>OUT</sub> within 90 % of final value | | 8 | 9 | μs | Note: 1. DFLL48M in Open loop after calibration at room temperature. Table 42-25. DFLL48M Characteristics - Closed Loop Mode | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|--------------------------|------------------|-------|--------|-------|-------| | f <sub>OUT</sub> | Average Output frequency | fREF = 32.768kHz | 47.76 | 48 | 48.24 | MHz | | $f_{REF}$ | Reference frequency | I | 0.732 | 32.768 | 33 | kHz | | Jitter | Period Jitter | fREF = 32.768kHz | - | - | 0.42 | ns | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------|----------------------------------------|------------------------------------------------------------|------|------|------|-------| | I <sub>DFLL</sub> | Power consumption on V <sub>DDIN</sub> | fREF = 32.768kHz | - | 403 | 453 | μΑ | | t <sub>LOCK</sub> | Lock time | fREF = 32.768kHz<br>DFLLVAL.COARSE = DFLL48M<br>COARSE CAL | | 200 | 500 | μs | | | | DFLLVAL.FINE = 512 | | | | | | | | DFLLCTRL.BPLCKC = 1 | | | | | | | | DFLLCTRL.QLDIS = 0 | | | | | | | | DFLLCTRL.CCDIS = 1 | | | | | | | | DFLLMUL.FSTEP = 10 | | | | | ## 42.8.3 32.768kHz Internal oscillator (OSC32K) Characteristics Table 42-26. 32kHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------|-----------------------------------------------------------------------------------------|--------|--------|--------|-------| | f <sub>OUT</sub> | Output frequency | Calibrated against a 32.768kHz reference at 25°C, over [-40, +125]C, over [1.62, 3.63]V | 28.508 | 32.768 | 35.132 | kHz | | | | Calibrated against a 32.768kHz reference at 25°C, at V <sub>DD</sub> =3.3V | 32.276 | 32.768 | 33.260 | | | | | Calibrated against a 32.768kHz reference at 25°C, over [1.62, 3.63]V | 31.457 | 32.768 | 34.079 | | | I <sub>OSC32K</sub> | Current consumption | I | - | 0.67 | 1.9 | μA | | t <sub>STARTUP</sub> | Startup time | I | - | 1 | 2 | cycle | | Duty | Duty Cycle | I | - | 50 | - | % | ## 42.8.4 Ultra Low Power Internal 32kHz RC Oscillator (OSCULP32K) Characteristics Table 42-27. Ultra Low Power Internal 32kHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------------|------------------|-----------------------------------------------------------------------------------------|--------|--------|--------|-------| | f <sub>OUT</sub> Output fre | Output frequency | Calibrated against a 32.768kHz reference at 25°C, over [-40, +125]C, over [1.62, 3.63]V | 25.559 | 32.768 | 40.305 | kHz | | | | Calibrated against a 32.768kHz reference at 25°C, at V <sub>DD</sub> =3.3V | 31.293 | 32.768 | 34.570 | | | | | Calibrated against a 32.768kHz reference at 25°C, over [1.62, 3.63]V | 31.293 | 32.768 | 34.570 | | | Duty | Duty cycle | | - | 50 | - | % | 1. These values are based on simulation. These values are not covered by test limits in production or characterization. 2. This oscillator is always on. ## 42.8.5 8MHz RC Oscillator (OSC8M) Characteristics Table 42-28. Internal 8MHz RC Oscillator Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|---------------------------------|-------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>OUT</sub> | Output frequency | ICalibrated against a 8MHz reference at 25°C, over [-40, +125]C, over [1.62, 3.63]V | 7.65 | 8 | 8.17 | MHz | | | | Calibrated against a 8MHz reference at 25°C, at V <sub>DD</sub> =3.3V | 7.94 | 8 | 8.06 | | | | | Calibrated against a 8MHz reference at 25°C, over [1.62, 3.63]V | 7.92 | 8 | 8.08 | | | TempCo | Frequency vs. temperature drift | | -1.2 | | 1 | | | SupplyCo | Frequency vs. supply drift | | -2 | | 2 | | | I <sub>OSC8M</sub> | Current consumption | IIDLEIDLE2 on OSC32K versus IDLE2 on calibrated OSC8M enabled at 8MHz (FRANGE=1, PRESC=0) | - | 64 | 96 | μА | | t <sub>STARTUP</sub> | Startup time | I | - | 2.4 | 3.3 | μs | | Duty | Duty cycle | I | - | 50 | - | % | # 42.8.6 Fractional Digital Phase Locked Loop (FDPLL96M) Characteristics Table 42-29. FDPLL96M Characteristics (Rev. E Silicon) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|---------------------|---------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>IN</sub> | Input frequency | | 32 | - | 2000 | KHz | | f <sub>OUT</sub> | Output frequency | | 48 | - | 96 | MHz | | I <sub>FDPLL96M</sub> | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | | 500 | 733 | μΑ | | | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 900 | 1235 | | | Jp | Period jitter | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | - | 2.1 | 3.2 | % | | | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 4.0 | 6.9 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 48 MHz | | 2.2 | 3.6 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | | 4.7 | 8.2 | | | t <sub>LOCK</sub> | Lock Time | After startup, time to get lock signal. f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | | 1.2 | 2 | ms | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | | 25 | 50 | μs | | Duty | Duty cycle | | 40 | 50 | 60 | % | Table 42-30. FDPLL96M Characteristics (Rev. F Silicon) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|---------------------|---------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>IN</sub> | Input frequency | | 32 | - | 2000 | KHz | | f <sub>OUT</sub> | Output frequency | | 48 | - | 96 | MHz | | I <sub>FDPLL96M</sub> | Current consumption | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | _ | 500 | _ | μΑ | | | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | _ | 900 | _ | | | Jp | Period jitter | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 48 MHz | _ | 2.1 | 3.0 | % | | | | f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | _ | 3.8 | 9.2 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 48 MHz | _ | 2.2 | 3.2 | | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | _ | 4.4 | 10.0 | | | t <sub>LOCK</sub> | Lock Time | After startup, time to get lock signal. f <sub>IN</sub> = 32 kHz, f <sub>OUT</sub> = 96 MHz | - | 1.2 | 2 | ms | | | | f <sub>IN</sub> = 2 MHz, f <sub>OUT</sub> = 96 MHz | _ | 25 | 50 | μs | | Duty | Duty cycle | | 40 | 50 | 60 | % | Note: 1. All values have been characterized with FILTSEL[1/0] as default value. ## 42.9 Timing Characteristics #### 42.9.1 SERCOM in SPI Mode Timing Data are not available in this current datasheet revision Related Links SERCOM in SPI Mode Timing ### 42.9.2 SERCOM in I<sup>2</sup>C Mode Timing Data are not available in this current datasheet revision **Related Links** SERCOM in I2C Mode Timing ## The Microchip Web Site Microchip provides online support via our web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - **Business of Microchip** Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives ## **Customer Change Notification Service** Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Design Support", click on "Customer Change Notification" and follow the registration instructions. ## **Customer Support** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - Local Sales Office - Field Application Engineer (FAE) - Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://www.microchip.com/support #### Related Links Worldwide Sales and Service ## **Product Identification System** To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. L = Pinout optimized for analog and PWM #### Note: - 1. Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. - 2. Small form-factor packaging options may be available. Please check http://www.microchip.com/ packaging for small-form factor package availability, or contact your local Sales Office. ## Microchip Devices Code Protection Feature Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. ## **Legal Notice** Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR **Datasheet Complete** 40001883A-page 760 © 2017 Microchip Technology Inc. WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2017, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. ISBN: 978-1-5224-1348-6 ## **Quality Management System Certified by DNV** #### ISO/TS 16949 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ## **Worldwide Sales and Service** | 244-39<br>244-393<br>penhagen<br>328<br>829<br>po<br>1-820<br>-63-20<br>0-90-79 | |---------------------------------------------------------------------------------| | 244-393<br>penhagen<br>128<br>829<br>po<br>1-820 | | oenhagen<br>128<br>829<br>100<br>1-820 | | 328<br>829<br>•••<br>0-820 | | 829<br>• <b>o</b><br>820<br>63-20 | | -63-20 | | -63-20 | | -63-20 | | | | | | )-90-79 | | , | | Cloud | | -70-00 | | rching | | '00 | | an | | '66400 | | lbronn | | <b>'-3636</b> | | Isruhe | | 370 | | nich | | 144-0 | | -144-44 | | senheim | | 54-560 | | na | | 7705 | | | | 2611 | | 66781 | | | | 25286 | | Drunen | | 399 | | 0340 | | dheim | | 888 | | aw | | 5737 | | harest | | 87-50 | | -<br> | | 08-90 | | -08-91 | | enberg | | 60-40 | | kholm | | 4654 | | am | | -5800 | | 0000 | | -5800<br>1-5820 | | |